Altera UG-01080 Betriebsanweisung

Stöbern Sie online oder laden Sie Betriebsanweisung nach Software Altera UG-01080 herunter. Altera UG-01080 User guide Benutzerhandbuch

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 484
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 0
101 Innovation Drive
San Jose, CA 95134
www.altera.com
UG-01080-1.8
User Guide
Altera Transceiver PHY IP Core
Document last updated for Altera Complete Design Suite version:
Document publication date:
12.1
November 2012
Feedback Subscribe
Altera Transceiver PHY IP Core User Guide
Seitenansicht 0
1 2 3 4 5 6 ... 483 484

Inhaltsverzeichnis

Seite 1 - User Guide

101 Innovation DriveSan Jose, CA 95134www.altera.com UG-01080-1.8User GuideAltera Transceiver PHY IP CoreDocument last updated for Altera Complete Des

Seite 2

x ContentsContentsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideOffset Cancellation . . . . . . . . . . . . . . . . . . .

Seite 3 - Contents

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–12Register Interface and Register DescriptionsNovember 2012 Altera CorporationAltera Transceiver PHY IP C

Seite 4

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–13Register Interface and Register DescriptionsNovember 2012 Altera CorporationAltera Transceiver PHY IP C

Seite 5 - Chapter 6. XAUI PHY IP Core

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–14Register Interface and Register DescriptionsNovember 2012 Altera CorporationAltera Transceiver PHY IP C

Seite 6 - Chapter 9. Custom PHY IP Core

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–15Register Interface and Register DescriptionsNovember 2012 Altera CorporationAltera Transceiver PHY IP C

Seite 7 - ContentsContents vii

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–16Register Interface and Register DescriptionsNovember 2012 Altera CorporationAltera Transceiver PHY IP C

Seite 8

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–17Dynamic Reconfiguration from 1G to 10GbENovember 2012 Altera CorporationAltera Transceiver PHY IP CoreU

Seite 9 - ContentsContents ix

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–18Dynamic Reconfiguration from 1G to 10GbENovember 2012 Altera CorporationAltera Transceiver PHY IP CoreU

Seite 10

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–19Creating a 1G/10GbE DesignNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser GuideState

Seite 11 - Additional Information

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–20Editing a MIF FileNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser Guide8. Generate a

Seite 12

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–21Design ExamplesNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser GuideExample 5–1 illu

Seite 13 - 1. Introduction

ContentsContents xiNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideChapter 19. Migrating from Stratix IV to Stratix V Devices

Seite 14 - 1–2 Chapter 1: Introduction

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–22Dynamic ReconfigurationNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser GuideDynamic

Seite 15 - Avalon-MM PHY Management

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–23SimulationNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser GuideSimulationThe 1G/10Gb

Seite 16 - 1–4 Chapter 1: Introduction

5–24 Chapter 5: 1G/10 Gbps Ethernet PHY IP CoreAcronymsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide

Seite 17 - Chapter 1: Introduction 1–5

November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide6. XAUI PHY IP CoreThe Altera XAUI PHY IP Core implements the IEEE 802.3 Clau

Seite 18 - Unsupported Features

6–2 Chapter 6: XAUI PHY IP CoreRelease InformationAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideRelease InformationTable 6–

Seite 19 - 2. Getting Started

Chapter 6: XAUI PHY IP Core 6–3Performance and Resource Utilization for Stratix IV DevicesNovember 2012 Altera Corporation Altera Transceiver PHY IP C

Seite 20 - Specifying Parameters

6–4 Chapter 6: XAUI PHY IP CoreGeneral ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideGeneral ParametersTable 6–4

Seite 21

Chapter 6: XAUI PHY IP Core 6–5Analog ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideExample 6–1 shows how to remo

Seite 22 - Simulate the IP Core

6–6 Chapter 6: XAUI PHY IP CoreAnalog Parameters for Arria II GX, Cyclone IV GX, HardCopy IV and Stratix IV DevicesAltera Transceiver PHY IP Core Nove

Seite 23 - 3. 10GBASE-R PHY IP Core

Chapter 6: XAUI PHY IP Core 6–7Advanced Options ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideAdvanced Options Pa

Seite 24 - 10GBASE-R protocol

xii ContentsContentsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide

Seite 25 - Transceiver Protocol

6–8 Chapter 6: XAUI PHY IP CoreConfigurationsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideConfigurationsFigure 6–2 illustr

Seite 26

Chapter 6: XAUI PHY IP Core 6–9PortsNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide1 The block diagram shown in the GUI labe

Seite 27

6–10 Chapter 6: XAUI PHY IP CoreData InterfacesAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideFigure 6–4 illustrates the top

Seite 28

Chapter 6: XAUI PHY IP Core 6–11Data InterfacesNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideFor the DDR XAUI variant, the

Seite 29 - General Option Parameters

6–12 Chapter 6: XAUI PHY IP CoreData InterfacesAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideSDR XGMII TX InterfaceTable 6–

Seite 30

Chapter 6: XAUI PHY IP Core 6–13Clocks, Reset, and Powerdown InterfacesNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideClocks

Seite 31

6–14 Chapter 6: XAUI PHY IP CorePMA Channel Controller InterfaceAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuidePMA Channel C

Seite 32 - Interfaces

Chapter 6: XAUI PHY IP Core 6–15Optional PMA Control and Status InterfaceNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideTabl

Seite 33

6–16 Chapter 6: XAUI PHY IP CoreOptional PMA Control and Status InterfaceAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guiderx_d

Seite 34

Chapter 6: XAUI PHY IP Core 6–17Register Interface and Register DescriptionsNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideR

Seite 35

November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide1. IntroductionThe Altera® Transceiver PHY IP Core User Guide describes the f

Seite 36 - Clocks for Arria V GT Devices

6–18 Chapter 6: XAUI PHY IP CoreRegister Interface and Register DescriptionsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideR

Seite 37 - Clocks for Stratix IV Devices

Chapter 6: XAUI PHY IP Core 6–19Register Interface and Register DescriptionsNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide0

Seite 38

6–20 Chapter 6: XAUI PHY IP CoreRegister Interface and Register DescriptionsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide0

Seite 39 - Clocks for Stratix V Devices

Chapter 6: XAUI PHY IP Core 6–21Dynamic Reconfiguration for Arria II GX, Cyclone IV GX, HardCopy IV GX, and Stratix IV GXNovember 2012 Altera Corporat

Seite 40

6–22 Chapter 6: XAUI PHY IP CoreDynamic Reconfiguration for Arria V, Cyclone V and Stratix V DevicesAltera Transceiver PHY IP Core November 2012 Alter

Seite 41

Chapter 6: XAUI PHY IP Core 6–23Simulation Files and Example TestbenchNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideAssignm

Seite 42

6–24 Chapter 6: XAUI PHY IP CoreSimulation Files and Example TestbenchAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide

Seite 43

November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide7. Interlaken PHY IP CoreInterlaken is a high speed serial communication prot

Seite 44

7–2 Chapter 7: Interlaken PHY IP CoreDevice Family SupportAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide Lane-based CRC32

Seite 45

Chapter 7: Interlaken PHY IP Core 7–3General ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide5. Click Finish to gen

Seite 46

1–2 Chapter 1: IntroductionAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide Native Transceiver PHYs—These PHYs provide compl

Seite 47 - 10GBASE-R PHY IP Core

7–4 Chapter 7: Interlaken PHY IP CoreOptional Port ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideOptional Port Pa

Seite 48

Chapter 7: Interlaken PHY IP Core 7–5InterfacesNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideInterfacesFigure 7–2 illustrat

Seite 49

7–6 Chapter 7: Interlaken PHY IP CoreAvalon-ST TX InterfaceAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideAvalon-ST TX Inter

Seite 50

Chapter 7: Interlaken PHY IP Core 7–7Avalon-ST TX InterfaceNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guidetx_readyOutputWhen

Seite 51 - Note to Table 4–3:

7–8 Chapter 7: Interlaken PHY IP CoreAvalon-ST RX InterfaceAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideAvalon-ST RX Inter

Seite 52

Chapter 7: Interlaken PHY IP Core 7–9Avalon-ST RX InterfaceNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guiderx_parallel_data&l

Seite 53

7–10 Chapter 7: Interlaken PHY IP CoreAvalon-ST RX InterfaceAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guiderx_parallel_data&

Seite 54 - Speed Detection

Chapter 7: Interlaken PHY IP Core 7–11TX and RX Serial InterfaceNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideTX and RX Ser

Seite 55

7–12 Chapter 7: Interlaken PHY IP CoreOptional Clocks for DeskewAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideOptional Cloc

Seite 56 - Functional Description

Chapter 7: Interlaken PHY IP Core 7–13Register Interface and Register DescriptionsNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser

Seite 57

Chapter 1: Introduction 1–3November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideFor detailed information about these IP cores, ref

Seite 58

7–14 Chapter 7: Interlaken PHY IP CoreRegister Interface and Register DescriptionsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser

Seite 59 - Clock and Reset Interfaces

Chapter 7: Interlaken PHY IP Core 7–15Why Transceiver Dynamic ReconfigurationNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide

Seite 60

7–16 Chapter 7: Interlaken PHY IP CoreDynamic Transceiver Reconfiguration InterfaceAltera Transceiver PHY IP Core November 2012 Altera CorporationUser

Seite 61

November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide8. PHY IP Core for PCI Express (PIPE)The Altera PHY IP Core for PCI Express

Seite 62 - SDR XGMII interface:

8–2 Chapter 8: PHY IP Core for PCI Express (PIPE)Device Family SupportAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guidef For m

Seite 63 - Control and Status Interfaces

Chapter 8: PHY IP Core for PCI Express (PIPE) 8–3Parameterizing the PHY IP Core for PCI Express (PIPE)November 2012 Altera Corporation Altera Transcei

Seite 64 - PHY Link Training

8–4 Chapter 8: PHY IP Core for PCI Express (PIPE)General Options ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideFP

Seite 65 - Daisy-Chain Mode

Chapter 8: PHY IP Core for PCI Express (PIPE) 8–5InterfacesNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideInterfacesThis sec

Seite 66

8–6 Chapter 8: PHY IP Core for PCI Express (PIPE)PIPE Input Data from the PHY MACAltera Transceiver PHY IP Core November 2012 Altera CorporationUser G

Seite 67

Chapter 8: PHY IP Core for PCI Express (PIPE) 8–7PIPE Input Data from the PHY MACNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser G

Seite 68

1–4 Chapter 1: IntroductionAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideTransceiver Reconfiguration ControllerAltera Trans

Seite 69

8–8 Chapter 8: PHY IP Core for PCI Express (PIPE)PIPE Input Data from the PHY MACAltera Transceiver PHY IP Core November 2012 Altera CorporationUser G

Seite 70

Chapter 8: PHY IP Core for PCI Express (PIPE) 8–9PIPE Output Data to the PHY MACNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Gu

Seite 71

8–10 Chapter 8: PHY IP Core for PCI Express (PIPE)ClocksAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideFigure 8–4 illustrate

Seite 72

Chapter 8: PHY IP Core for PCI Express (PIPE) 8–11Optional Status InterfaceNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideTa

Seite 73

8–12 Chapter 8: PHY IP Core for PCI Express (PIPE)Serial Data InterfaceAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideSerial

Seite 74

Chapter 8: PHY IP Core for PCI Express (PIPE) 8–13Register Interface and Register DescriptionsNovember 2012 Altera Corporation Altera Transceiver PHY

Seite 75

8–14 Chapter 8: PHY IP Core for PCI Express (PIPE)Register Interface and Register DescriptionsAltera Transceiver PHY IP Core November 2012 Altera Corp

Seite 76

Chapter 8: PHY IP Core for PCI Express (PIPE) 8–15Register Interface and Register DescriptionsNovember 2012 Altera Corporation Altera Transceiver PHY

Seite 77

8–16 Chapter 8: PHY IP Core for PCI Express (PIPE)Register Interface and Register DescriptionsAltera Transceiver PHY IP Core November 2012 Altera Corp

Seite 78

Chapter 8: PHY IP Core for PCI Express (PIPE) 8–17Link Equalization for Gen3 Data RateNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreU

Seite 79

Chapter 1: Introduction 1–5Running a Simulation TestbenchNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideRunning a Simulation

Seite 80 - 10GBASE-KR PHY 1GbE Registers

8–18 Chapter 8: PHY IP Core for PCI Express (PIPE)Link Equalization for Gen3 Data RateAltera Transceiver PHY IP Core November 2012 Altera CorporationU

Seite 81

Chapter 8: PHY IP Core for PCI Express (PIPE) 8–19Link Equalization for Gen3 Data RateNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreU

Seite 82

8–20 Chapter 8: PHY IP Core for PCI Express (PIPE)Enabling Dynamic PMA Tuning for PCIe Gen3Altera Transceiver PHY IP Core November 2012 Altera Corpora

Seite 83 - Creating a 10GBASE-KR Design

Chapter 8: PHY IP Core for PCI Express (PIPE) 8–21Simulation Files and Example TestbenchNovember 2012 Altera Corporation Altera Transceiver PHY IP Cor

Seite 84

8–22 Chapter 8: PHY IP Core for PCI Express (PIPE)Simulation Files and Example TestbenchAltera Transceiver PHY IP Core November 2012 Altera Corporatio

Seite 85

November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide9. Custom PHY IP CoreThe Altera Custom PHY IP Core is a generic PHY that you

Seite 86

9–2 Chapter 9: Custom PHY IP CoreDevice Family SupportAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideFigure 9–1 illustrates

Seite 87 - Acronym Definition

Chapter 9: Custom PHY IP Core 9–3Parameterizing the Custom PHYNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideParameterizing

Seite 88

9–4 Chapter 9: Custom PHY IP CoreGeneral Options ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideBonding mode×1×Nfb

Seite 89

Chapter 9: Custom PHY IP Core 9–5General Options ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuidePLL typeCMUATXThe

Seite 90 - 1G/10GbE Release Information

1–6 Chapter 1: IntroductionUnsupported FeaturesAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideThe Verilog and VHDL transceiv

Seite 91

9–6 Chapter 9: Custom PHY IP CoreGeneral Options ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideThe CDR can be put

Seite 92 - 1Gb Ethernet Parameters

Chapter 9: Custom PHY IP Core 9–7Word Alignment ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideWord Alignment Para

Seite 93

9–8 Chapter 9: Custom PHY IP CoreRate Match FIFO ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideTable 9–5 provides

Seite 94

Chapter 9: Custom PHY IP Core 9–98B/10B Encoder and Decoder ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide8B/10B

Seite 95

9–10 Chapter 9: Custom PHY IP CoreByte Order ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide1 You cannot enable Ra

Seite 96

Chapter 9: Custom PHY IP Core 9–11Byte Order ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideByte ordering patternD

Seite 97

9–12 Chapter 9: Custom PHY IP CorePLL Reconfiguration ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuidePLL Reconfigu

Seite 98

Chapter 9: Custom PHY IP Core 9–13Analog ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideAnalog ParametersClick on

Seite 99

9–14 Chapter 9: Custom PHY IP CoreInterfacesAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideInterfacesFigure 9–2 illustrates

Seite 100 - 1G/10GbE Registers

Chapter 9: Custom PHY IP Core 9–15Data InterfacesNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide <p>—The number of PL

Seite 101 - PMA Registers

November 2012 Altera Corporation Altera Transceiver PHY IP Core2. Getting StartedThis chapter provides a general overview of the Altera IP core design

Seite 102 - PCS Registers

9–16 Chapter 9: Custom PHY IP CoreData InterfacesAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideTable 9–12 describes the sig

Seite 103 - GMII PCS Registers

Chapter 9: Custom PHY IP Core 9–17Clock InterfaceNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideClock InterfaceTable 9–14 de

Seite 104

9–18 Chapter 9: Custom PHY IP CoreOptional Reset Control and Status InterfaceAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide

Seite 105

Chapter 9: Custom PHY IP Core 9–19Register Interface and Register DescriptionsNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guid

Seite 106 - Cntl &

9–20 Chapter 9: Custom PHY IP CoreRegister Interface and Register DescriptionsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guid

Seite 107 - Creating a 1G/10GbE Design

Chapter 9: Custom PHY IP Core 9–21Register Interface and Register DescriptionsNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guid

Seite 108 - Editing a MIF File

9–22 Chapter 9: Custom PHY IP CoreRegister Interface and Register DescriptionsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guid

Seite 109 - Design Examples

Chapter 9: Custom PHY IP Core 9–23Dynamic ReconfigurationNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideDynamic Reconfigurat

Seite 110 - Dynamic Reconfiguration

9–24 Chapter 9: Custom PHY IP CoreSimulation Files and Example TestbenchAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideAssig

Seite 111 - Acronyms

November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide10. Low Latency PHY IP CoreThe Altera Low Latency PHY IP Core receives and tr

Seite 112

© 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logosare trademar

Seite 113 - 6. XAUI PHY IP Core

2–2 Chapter 2: Getting StartedMegaWizard Plug-In Manager FlowAltera Transceiver PHY IP Core November 2012 Altera Corporation MegaWizard™ Plug-In Mana

Seite 114 - Device Family Support

10–2 Chapter 10: Low Latency PHY IP CorePerformance and Resource Utilization - Need UpdateAltera Transceiver PHY IP Core November 2012 Altera Corporat

Seite 115 - Parameterizing the XAUI PHY

Chapter 10: Low Latency PHY IP Core 10–3General Options ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide1. For Whic

Seite 116 - General Parameters

10–4 Chapter 10: Low Latency PHY IP CoreGeneral Options ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideBonding mod

Seite 117 - Analog Parameters

Chapter 10: Low Latency PHY IP Core 10–5Additional Options ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideTable 10

Seite 118 - Stratix IV Devices

10–6 Chapter 10: Low Latency PHY IP CoreAdditional Options ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideTable 10

Seite 119 - Advanced Options Parameters

Chapter 10: Low Latency PHY IP Core 10–7PLL Reconfiguration ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuidePLL Rec

Seite 120 - Configurations

10–8 Chapter 10: Low Latency PHY IP CorePLL Reconfiguration ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideCDR PLL

Seite 121

Chapter 10: Low Latency PHY IP Core 10–9Analog ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideAnalog ParametersFor

Seite 122 - Data Interfaces

10–10 Chapter 10: Low Latency PHY IP CoreData InterfacesAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideData InterfacesTable

Seite 123

Chapter 10: Low Latency PHY IP Core 10–11Optional Status InterfaceNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideOptional St

Seite 124 - SDR XGMII RX Interface

Chapter 2: Getting Started 2–3MegaWizard Plug-In Manager FlowNovember 2012 Altera Corporation Altera Transceiver PHY IP Core2. In the Quartus II softw

Seite 125 - Soft PCS

10–12 Chapter 10: Low Latency PHY IP CoreOptional Reset Control and Status InterfaceAltera Transceiver PHY IP Core November 2012 Altera CorporationUse

Seite 126

Chapter 10: Low Latency PHY IP Core 10–13Register Interface and Register DescriptionsNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUs

Seite 127

10–14 Chapter 10: Low Latency PHY IP CoreDynamic ReconfigurationAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideDynamic Recon

Seite 128

Chapter 10: Low Latency PHY IP Core 10–15Simulation Files and Example TestbenchNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Gui

Seite 129

10–16 Chapter 10: Low Latency PHY IP CoreSimulation Files and Example TestbenchAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Gui

Seite 130

November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide11. Deterministic Latency PHY IP CoreThe Altera Deterministic Latency PHY IP

Seite 131

11–2 Chapter 11: Deterministic Latency PHY IP CoreAuto-NegotiationAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideThe data th

Seite 132

Chapter 11: Deterministic Latency PHY IP Core 11–3Achieving Deterministic LatencyNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser G

Seite 133

11–4 Chapter 11: Deterministic Latency PHY IP CoreAchieving Deterministic LatencyAltera Transceiver PHY IP Core November 2012 Altera CorporationUser G

Seite 134

Chapter 11: Deterministic Latency PHY IP Core 11–5Delay Estimation LogicNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideDelay

Seite 135 - TimeQuest Timing Cons

2–4 Chapter 2: Getting StartedMegaWizard Plug-In Manager FlowAltera Transceiver PHY IP Core November 2012 Altera Corporation1 The Finish button may be

Seite 136

11–6 Chapter 11: Deterministic Latency PHY IP CoreDelay Estimation LogicAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideDelay

Seite 137 - Interlaken PHY IP Core

Chapter 11: Deterministic Latency PHY IP Core 11–7Device Family SupportNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideDevice

Seite 138

11–8 Chapter 11: Deterministic Latency PHY IP CoreGeneral Options ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideG

Seite 139

Chapter 11: Deterministic Latency PHY IP Core 11–9General Options ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideT

Seite 140 - Optional Port Parameters

11–10 Chapter 11: Deterministic Latency PHY IP CoreAdditional Options ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Gu

Seite 141 - Interfaces

Chapter 11: Deterministic Latency PHY IP Core 11–11PLL Reconfiguration ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser G

Seite 142 - Avalon-ST TX Interface

11–12 Chapter 11: Deterministic Latency PHY IP CoreAnalog ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideAnalog Pa

Seite 143

Chapter 11: Deterministic Latency PHY IP Core 11–13InterfacesNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideInterfacesFigure

Seite 144 - Avalon-ST RX Interface

11–14 Chapter 11: Deterministic Latency PHY IP CoreData InterfacesAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideData Interf

Seite 145

Chapter 11: Deterministic Latency PHY IP Core 11–15Data InterfacesNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideTable 11–12

Seite 146

November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide3. 10GBASE-R PHY IP CoreThe Altera 10GBASE-R PHY IP Core implements the funct

Seite 147 - PLL Interface

11–16 Chapter 11: Deterministic Latency PHY IP CoreClock InterfaceAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideTable 11–14

Seite 148 - Optional Clocks for Deskew

Chapter 11: Deterministic Latency PHY IP Core 11–17Optional Reset Control and Status InterfacesNovember 2012 Altera Corporation Altera Transceiver PHY

Seite 149

11–18 Chapter 11: Deterministic Latency PHY IP CoreRegister Interface and Register DescriptionsAltera Transceiver PHY IP Core November 2012 Altera Cor

Seite 150

Chapter 11: Deterministic Latency PHY IP Core 11–19Register Interface and Register DescriptionsNovember 2012 Altera Corporation Altera Transceiver PHY

Seite 151

11–20 Chapter 11: Deterministic Latency PHY IP CoreRegister Interface and Register DescriptionsAltera Transceiver PHY IP Core November 2012 Altera Cor

Seite 152

Chapter 11: Deterministic Latency PHY IP Core 11–21Dynamic ReconfigurationNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideDyn

Seite 153

11–22 Chapter 11: Deterministic Latency PHY IP CoreChannel Placement and UtilizationAltera Transceiver PHY IP Core November 2012 Altera CorporationUse

Seite 154 - Resource Utilization

Chapter 11: Deterministic Latency PHY IP Core 11–23Simulation Files and Example TestbenchNovember 2012 Altera Corporation Altera Transceiver PHY IP Co

Seite 155 - General Options Parameters

11–24 Chapter 11: Deterministic Latency PHY IP CoreSimulation Files and Example TestbenchAltera Transceiver PHY IP Core November 2012 Altera Corporati

Seite 156

November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide12. Stratix V Transceiver Native PHY IPCoreThe Stratix V Transceiver Native P

Seite 157

3–2 Chapter 3: 10GBASE-R PHY IP CoreAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide1 This configuration does not require tha

Seite 158

12–2 Chapter 12: Stratix V Transceiver Native PHY IP CoreDevice Family SupportAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guid

Seite 159

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–3Parameter PresetsNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuidePar

Seite 160 - s window for Gen1

12–4 Chapter 12: Stratix V Transceiver Native PHY IP CoreGeneral ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideGe

Seite 161

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–5PMA ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuidePMA Pa

Seite 162 - Figure 8–4 illustrates the

12–6 Chapter 12: Stratix V Transceiver Native PHY IP CorePMA ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideTX PMA

Seite 163 - Optional Status Interface

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–7PMA ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideTX PLL

Seite 164 - Serial Data Interface

12–8 Chapter 12: Stratix V Transceiver Native PHY IP CorePMA ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideRX CDR

Seite 165 - Hard PCS and PMA

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–9PMA ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideTable

Seite 166

12–10 Chapter 12: Stratix V Transceiver Native PHY IP CorePMA ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideTable

Seite 167

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–11Standard PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser G

Seite 168

Chapter 3: 10GBASE-R PHY IP Core 3–3November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideFigure 3–3 illustrates the 10GBASE-R PHY

Seite 169

12–12 Chapter 12: Stratix V Transceiver Native PHY IP CoreStandard PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser G

Seite 170 - Phase 2 (Optional)

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–13Standard PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser G

Seite 171 - Phase 3 (Optional)

12–14 Chapter 12: Stratix V Transceiver Native PHY IP CoreStandard PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser G

Seite 172

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–15Standard PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser G

Seite 173

12–16 Chapter 12: Stratix V Transceiver Native PHY IP CoreStandard PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser G

Seite 174

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–17Standard PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser G

Seite 175 - 9. Custom PHY IP Core

12–18 Chapter 12: Stratix V Transceiver Native PHY IP CoreStandard PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser G

Seite 176 - Stratix V FPGA

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–1910G PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide1

Seite 177

12–20 Chapter 12: Stratix V Transceiver Native PHY IP Core10G PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideT

Seite 178

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–2110G PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guidef

Seite 179

3–4 Chapter 3: 10GBASE-R PHY IP CoreAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideFigure 3–5 illustrates the 10GBASE-R PHY

Seite 180

12–22 Chapter 12: Stratix V Transceiver Native PHY IP Core10G PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide1

Seite 181 - Word Alignment Parameters

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–2310G PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideE

Seite 182 - Rate Match FIFO Parameters

12–24 Chapter 12: Stratix V Transceiver Native PHY IP Core10G PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideI

Seite 183 - Byte Order Parameters

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–2510G PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideI

Seite 184 - SOP to a different byte lane

12–26 Chapter 12: Stratix V Transceiver Native PHY IP Core10G PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideE

Seite 185

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–2710G PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideI

Seite 186 - IP Core

12–28 Chapter 12: Stratix V Transceiver Native PHY IP Core10G PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide6

Seite 187 - Presets for Ethernet

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–2910G PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideI

Seite 188

12–30 Chapter 12: Stratix V Transceiver Native PHY IP Core10G PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideG

Seite 189

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–31InterfacesNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideInterface

Seite 190 - RX interface

Chapter 3: 10GBASE-R PHY IP Core 3–5Release InformationNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideRelease InformationTab

Seite 191 - Clock Interface

12–32 Chapter 12: Stratix V Transceiver Native PHY IP CoreCommon Interface PortsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Gu

Seite 192

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–33Common Interface PortsNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Gu

Seite 193 - Custom PHY PCS and PMA

12–34 Chapter 12: Stratix V Transceiver Native PHY IP CoreCommon Interface PortsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Gu

Seite 194

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–35Standard PCS Interface PortsNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreU

Seite 195

12–36 Chapter 12: Stratix V Transceiver Native PHY IP CoreStandard PCS Interface PortsAltera Transceiver PHY IP Core November 2012 Altera CorporationU

Seite 196

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–37Standard PCS Interface PortsNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreU

Seite 197

12–38 Chapter 12: Stratix V Transceiver Native PHY IP Core10G PCS InterfaceAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide10

Seite 198

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–3910G PCS InterfaceNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideTa

Seite 199 - 10. Low Latency PHY IP Core

12–40 Chapter 12: Stratix V Transceiver Native PHY IP Core10G PCS InterfaceAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guidetx

Seite 200

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–4110G PCS InterfaceNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideRX

Seite 201

3–6 Chapter 3: 10GBASE-R PHY IP CorePerformance and Resource Utilization for Stratix IV DevicesAltera Transceiver PHY IP Core November 2012 Altera Cor

Seite 202 -  (PCS-PMA interface width)

12–42 Chapter 12: Stratix V Transceiver Native PHY IP Core10G PCS InterfaceAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guiderx

Seite 203 - Additional Options Parameters

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–4310G PCS InterfaceNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guiderx

Seite 204

12–44 Chapter 12: Stratix V Transceiver Native PHY IP Core10G PCS InterfaceAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guidetx

Seite 205

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–4510G PCS InterfaceNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guiderx

Seite 206

12–46 Chapter 12: Stratix V Transceiver Native PHY IP CoreSDC Timing ConstraintsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Gu

Seite 207

Chapter 12: Stratix V Transceiver Native PHY IP Core 12–47Dynamic ReconfigurationNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser G

Seite 208

12–48 Chapter 12: Stratix V Transceiver Native PHY IP CoreSimulation SupportAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideA

Seite 209

November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide13. Arria V Transceiver Native PHY IPCoreThe Arria V Transceiver Native PHY I

Seite 210 - PMA and Light-Weight PCS

13–2 Chapter 13: Arria V Transceiver Native PHY IP CoreDevice Family SupportAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideI

Seite 211

Chapter 13: Arria V Transceiver Native PHY IP Core 13–3General ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideGene

Seite 212

Chapter 3: 10GBASE-R PHY IP Core 3–7Parameterizing the 10GBASE-R PHYNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideParameter

Seite 213

13–4 Chapter 13: Arria V Transceiver Native PHY IP CorePMA ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuidePMA Para

Seite 214

Chapter 13: Arria V Transceiver Native PHY IP Core 13–5PMA ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideTX PLL&l

Seite 215

13–6 Chapter 13: Arria V Transceiver Native PHY IP CorePMA ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideRX PMA P

Seite 216 - Auto-Negotiation

Chapter 13: Arria V Transceiver Native PHY IP Core 13–7PMA ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideTable 13

Seite 217 - Note to Figure11–2:

13–8 Chapter 13: Arria V Transceiver Native PHY IP CoreStandard PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guid

Seite 218

Chapter 13: Arria V Transceiver Native PHY IP Core 13–9Standard PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guid

Seite 219 - Delay Estimation Logic

13–10 Chapter 13: Arria V Transceiver Native PHY IP CoreStandard PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Gui

Seite 220 - Delay Numbers

Chapter 13: Arria V Transceiver Native PHY IP Core 13–11Standard PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Gui

Seite 221

13–12 Chapter 13: Arria V Transceiver Native PHY IP CoreStandard PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Gui

Seite 222

Chapter 13: Arria V Transceiver Native PHY IP Core 13–13Standard PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Gui

Seite 223

November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideContentsChapter 1. IntroductionPCS . . . . . . . . . . . . . . . . . . . . .

Seite 224

3–8 Chapter 3: 10GBASE-R PHY IP CoreGeneral Option ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideExample 3–1 show

Seite 225

13–14 Chapter 13: Arria V Transceiver Native PHY IP CoreStandard PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Gui

Seite 226

Chapter 13: Arria V Transceiver Native PHY IP Core 13–15InterfacesNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideInterfacesT

Seite 227

13–16 Chapter 13: Arria V Transceiver Native PHY IP CoreCommon Interface PortsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guid

Seite 228

Chapter 13: Arria V Transceiver Native PHY IP Core 13–17Common Interface PortsNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guid

Seite 229

13–18 Chapter 13: Arria V Transceiver Native PHY IP CoreStandard PCS Interface PortsAltera Transceiver PHY IP Core November 2012 Altera CorporationUse

Seite 230 -  the number of bits

Chapter 13: Arria V Transceiver Native PHY IP Core 13–19Standard PCS Interface PortsNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUse

Seite 231

13–20 Chapter 13: Arria V Transceiver Native PHY IP CoreSDC Timing ConstraintsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guid

Seite 232 - Deterministic PHY IP Core

Chapter 13: Arria V Transceiver Native PHY IP Core 13–21SDC Timing ConstraintsNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guid

Seite 233

13–22 Chapter 13: Arria V Transceiver Native PHY IP CoreDynamic ReconfigurationAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Gui

Seite 234

November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide14. Arria V GZ Transceiver Native PHY IPCoreThe Arria V GZTransceiver Native

Seite 235

Chapter 3: 10GBASE-R PHY IP Core 3–9Analog ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideAnalog ParametersClick o

Seite 236

14–2 Chapter 14: Arria V GZ Transceiver Native PHY IP CoreDevice Family SupportAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Gui

Seite 237

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–3Performance and Resource UtilizationNovember 2012 Altera Corporation Altera Transceiver PHY

Seite 238

14–4 Chapter 14: Arria V GZ Transceiver Native PHY IP CoreParameterizing the Arria V GZ Native PHYAltera Transceiver PHY IP Core November 2012 Altera

Seite 239

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–5PMA ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuidePMA P

Seite 240

14–6 Chapter 14: Arria V GZ Transceiver Native PHY IP CorePMA ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideTX PM

Seite 241 - Parameter Presets

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–7PMA ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideTX PL

Seite 242

14–8 Chapter 14: Arria V GZ Transceiver Native PHY IP CorePMA ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideRX PM

Seite 243 - PMA Parameters

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–9PMA ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideTable

Seite 244 - TX PMA Parameters

14–10 Chapter 14: Arria V GZ Transceiver Native PHY IP CorePMA ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideTabl

Seite 245 - TX PLL<n>

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–11Standard PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser

Seite 246 - PMA Optional Ports

3–10 Chapter 3: 10GBASE-R PHY IP CoreInterfacesAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide InterfacesFigure 3–6 illustra

Seite 247

14–12 Chapter 14: Arria V GZ Transceiver Native PHY IP CoreStandard PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser

Seite 248

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–13Standard PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser

Seite 249 - Standard PCS Parameters

14–14 Chapter 14: Arria V GZ Transceiver Native PHY IP CoreStandard PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser

Seite 250 - Phase Compensation FIFO

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–15Standard PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser

Seite 251

14–16 Chapter 14: Arria V GZ Transceiver Native PHY IP CoreStandard PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser

Seite 252

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–17Standard PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser

Seite 253 - Rate Match FIFO

14–18 Chapter 14: Arria V GZ Transceiver Native PHY IP CoreStandard PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser

Seite 254

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–1910G PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide

Seite 255

14–20 Chapter 14: Arria V GZ Transceiver Native PHY IP Core10G PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide

Seite 256

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–2110G PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide

Seite 257 - 10G PCS Parameters

Chapter 3: 10GBASE-R PHY IP Core 3–11Data InterfacesNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideData InterfacesTable 3–10

Seite 258 - 10G TX FIFO

14–22 Chapter 14: Arria V GZ Transceiver Native PHY IP Core10G PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide

Seite 259 - Stratix V Devices

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–2310G PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide

Seite 260 - 100 ppm

14–24 Chapter 14: Arria V GZ Transceiver Native PHY IP Core10G PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide

Seite 261

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–2510G PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide

Seite 262 - Interlaken Frame Generator

14–26 Chapter 14: Arria V GZ Transceiver Native PHY IP Core10G PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide

Seite 263 - Interlaken Frame Synchronizer

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–2710G PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide

Seite 264

14–28 Chapter 14: Arria V GZ Transceiver Native PHY IP Core10G PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide

Seite 265 - s period, the

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–29InterfacesNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideGearboxT

Seite 266 - 64b/66b Encoder and Decoder

14–30 Chapter 14: Arria V GZ Transceiver Native PHY IP CoreCommon Interface PortsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser G

Seite 267 - 96-bit bound. It adds the 67

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–31Common Interface PortsNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser G

Seite 268

3–12 Chapter 3: 10GBASE-R PHY IP CoreData InterfacesAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideTable 3–11 provides the m

Seite 269

14–32 Chapter 14: Arria V GZ Transceiver Native PHY IP CoreCommon Interface PortsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser G

Seite 270 - Common Interface Ports

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–33Standard PCS Interface PortsNovember 2012 Altera Corporation Altera Transceiver PHY IP Core

Seite 271

14–34 Chapter 14: Arria V GZ Transceiver Native PHY IP CoreStandard PCS Interface PortsAltera Transceiver PHY IP Core November 2012 Altera Corporation

Seite 272

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–35Standard PCS Interface PortsNovember 2012 Altera Corporation Altera Transceiver PHY IP Core

Seite 273 - Standard PCS Interface Ports

14–36 Chapter 14: Arria V GZ Transceiver Native PHY IP Core10G PCS InterfaceAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide1

Seite 274

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–3710G PCS InterfaceNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideT

Seite 275

14–38 Chapter 14: Arria V GZ Transceiver Native PHY IP Core10G PCS InterfaceAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guidet

Seite 276 - 10G PCS Interface

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–3910G PCS InterfaceNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideR

Seite 277

14–40 Chapter 14: Arria V GZ Transceiver Native PHY IP Core10G PCS InterfaceAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guider

Seite 278

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–4110G PCS InterfaceNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guider

Seite 279

Chapter 3: 10GBASE-R PHY IP Core 3–13Status, 1588, and PLL Reference Clock InterfacesNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUs

Seite 280

14–42 Chapter 14: Arria V GZ Transceiver Native PHY IP Core10G PCS InterfaceAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guidet

Seite 281

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–4310G PCS InterfaceNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guider

Seite 282

14–44 Chapter 14: Arria V GZ Transceiver Native PHY IP CoreSDC Timing ConstraintsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser G

Seite 283

Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–45Dynamic ReconfigurationNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser

Seite 284 - SDC Timing Constraints

14–46 Chapter 14: Arria V GZ Transceiver Native PHY IP CoreSimulation SupportAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide

Seite 285

November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide15. Cyclone V Transceiver Native PHY IPCoreThe Cyclone V Transceiver Native P

Seite 286 - Simulation Support

15–2 Chapter 15: Cyclone V Transceiver Native PHY IP CoreDevice Family SupportAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guid

Seite 287

Chapter 15: Cyclone V Transceiver Native PHY IP Core 15–3General ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideGe

Seite 288

15–4 Chapter 15: Cyclone V Transceiver Native PHY IP CorePMA ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuidePMA Pa

Seite 289

Chapter 15: Cyclone V Transceiver Native PHY IP Core 15–5PMA ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideTX PLL

Seite 290

3–14 Chapter 3: 10GBASE-R PHY IP CoreClocks for Arria V GT DevicesAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideClocks for

Seite 291

15–6 Chapter 15: Cyclone V Transceiver Native PHY IP CorePMA ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideRX PMA

Seite 292 - RX PMA Parameters

Chapter 15: Cyclone V Transceiver Native PHY IP Core 15–7PMA ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideTable

Seite 293

15–8 Chapter 15: Cyclone V Transceiver Native PHY IP CoreStandard PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Gu

Seite 294

Chapter 15: Cyclone V Transceiver Native PHY IP Core 15–9Standard PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Gu

Seite 295

15–10 Chapter 15: Cyclone V Transceiver Native PHY IP CoreStandard PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser G

Seite 296

Chapter 15: Cyclone V Transceiver Native PHY IP Core 15–11Standard PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser G

Seite 297

15–12 Chapter 15: Cyclone V Transceiver Native PHY IP CoreStandard PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser G

Seite 298

Chapter 15: Cyclone V Transceiver Native PHY IP Core 15–13Standard PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser G

Seite 299 - Arria V Devices

15–14 Chapter 15: Cyclone V Transceiver Native PHY IP CoreStandard PCS ParametersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser G

Seite 300

Chapter 15: Cyclone V Transceiver Native PHY IP Core 15–15Standard PCS ParametersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser G

Seite 301

Chapter 3: 10GBASE-R PHY IP Core 3–15Clocks for Arria V GZ DevicesNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideClocks for

Seite 302

15–16 Chapter 15: Cyclone V Transceiver Native PHY IP CoreInterfacesAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideInterface

Seite 303

Chapter 15: Cyclone V Transceiver Native PHY IP Core 15–17Common Interface PortsNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Gu

Seite 304

15–18 Chapter 15: Cyclone V Transceiver Native PHY IP CoreStandard PCS Interface PortsAltera Transceiver PHY IP Core November 2012 Altera CorporationU

Seite 305

Chapter 15: Cyclone V Transceiver Native PHY IP Core 15–19Standard PCS Interface PortsNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreU

Seite 306

15–20 Chapter 15: Cyclone V Transceiver Native PHY IP CoreStandard PCS Interface PortsAltera Transceiver PHY IP Core November 2012 Altera CorporationU

Seite 307

Chapter 15: Cyclone V Transceiver Native PHY IP Core 15–21SDC Timing ConstraintsNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Gu

Seite 308

15–22 Chapter 15: Cyclone V Transceiver Native PHY IP CoreSDC Timing ConstraintsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Gu

Seite 309

Chapter 15: Cyclone V Transceiver Native PHY IP Core 15–23Dynamic ReconfigurationNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser G

Seite 310

15–24 Chapter 15: Cyclone V Transceiver Native PHY IP CoreSimulation SupportAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide

Seite 311

November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide16. Transceiver ReconfigurationController IP CoreThe Altera Transceiver Reco

Seite 312

3–16 Chapter 3: 10GBASE-R PHY IP CoreClocks for Stratix IV DevicesAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideThe PCS run

Seite 313

16–2 Chapter 16: Transceiver Reconfiguration Controller IP CoreAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideThis user guid

Seite 314

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–3System OverviewNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guid

Seite 315

16–4 Chapter 16: Transceiver Reconfiguration Controller IP CoreDevice Family SupportAltera Transceiver PHY IP Core November 2012 Altera CorporationUse

Seite 316

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–5Performance and Resource UtilizationNovember 2012 Altera Corporation Altera Transceiver

Seite 317

16–6 Chapter 16: Transceiver Reconfiguration Controller IP CoreParameterizing the Transceiver Reconfiguration Controller IP Core in QsysAltera Transce

Seite 318

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–7Parameterizing the Transceiver Reconfiguration Controller IP Core in QsysNovember 2012

Seite 319

16–8 Chapter 16: Transceiver Reconfiguration Controller IP CoreInterfacesAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideInte

Seite 320

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–9InterfacesNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideTran

Seite 321

16–10 Chapter 16: Transceiver Reconfiguration Controller IP CoreInterfacesAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guidepro

Seite 322

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–11Transceiver Reconfiguration Controller Memory MapNovember 2012 Altera Corporation Alte

Seite 323

Chapter 3: 10GBASE-R PHY IP Core 3–17Clocks for Stratix V DevicesNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideClocks for S

Seite 324

16–12 Chapter 16: Transceiver Reconfiguration Controller IP CoreTransceiver Reconfiguration Controller Calibration FunctionsAltera Transceiver PHY IP

Seite 325

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–13PMA Analog Control RegistersNovember 2012 Altera Corporation Altera Transceiver PHY IP

Seite 326

16–14 Chapter 16: Transceiver Reconfiguration Controller IP CoreEyeQ RegistersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guid

Seite 327

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–15EyeQ RegistersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guid

Seite 328

16–16 Chapter 16: Transceiver Reconfiguration Controller IP CoreDFE RegistersAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide

Seite 329

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–17DFE RegistersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide

Seite 330

16–18 Chapter 16: Transceiver Reconfiguration Controller IP CoreControlling DFE Using Register-Based ReconfigurationAltera Transceiver PHY IP Core Nov

Seite 331

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–19Turning on DFE One-Time Adaptation ModeNovember 2012 Altera Corporation Altera Transce

Seite 332

16–20 Chapter 16: Transceiver Reconfiguration Controller IP CoreSetting the First Tap Value Using DFE in Manual ModeAltera Transceiver PHY IP Core Nov

Seite 333

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–21AEQ RegistersNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide

Seite 334

iv ContentsContentsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideFunctional Description . . . . . . . . . . . . . . . . .

Seite 335

3–18 Chapter 3: 10GBASE-R PHY IP CoreRegister Interface and Register DescriptionsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser G

Seite 336

16–22 Chapter 16: Transceiver Reconfiguration Controller IP CoreATX PLL Calibration RegistersAltera Transceiver PHY IP Core November 2012 Altera Corpo

Seite 337

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–23PLL ReconfigurationNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser

Seite 338

16–24 Chapter 16: Transceiver Reconfiguration Controller IP CorePLL ReconfigurationAltera Transceiver PHY IP Core November 2012 Altera CorporationUser

Seite 339

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–25PLL Reconfiguration RegistersNovember 2012 Altera Corporation Altera Transceiver PHY I

Seite 340

16–26 Chapter 16: Transceiver Reconfiguration Controller IP CoreChannel and PLL ReconfigurationAltera Transceiver PHY IP Core November 2012 Altera Cor

Seite 341

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–27Channel and PLL ReconfigurationNovember 2012 Altera Corporation Altera Transceiver PHY

Seite 342

16–28 Chapter 16: Transceiver Reconfiguration Controller IP CoreStreamer Module RegistersAltera Transceiver PHY IP Core November 2012 Altera Corporati

Seite 343

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–29Streamer Module RegistersNovember 2012 Altera Corporation Altera Transceiver PHY IP Co

Seite 344

16–30 Chapter 16: Transceiver Reconfiguration Controller IP CoreStreamer Module RegistersAltera Transceiver PHY IP Core November 2012 Altera Corporati

Seite 345

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–31MIF GenerationNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guid

Seite 346

Chapter 3: 10GBASE-R PHY IP Core 3–19Register Interface and Register DescriptionsNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser G

Seite 347

16–32 Chapter 16: Transceiver Reconfiguration Controller IP CoreMIF FormatAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideYou

Seite 348

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–33xcvr_diffmifgen UtilityNovember 2012 Altera Corporation Altera Transceiver PHY IP Core

Seite 349

16–34 Chapter 16: Transceiver Reconfiguration Controller IP Corexcvr_diffmifgen UtilityAltera Transceiver PHY IP Core November 2012 Altera Corporation

Seite 350

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–35Reduced MIF CreationNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUse

Seite 351

16–36 Chapter 16: Transceiver Reconfiguration Controller IP CoreChanging Transceiver Settings Using Register-Based ReconfigurationAltera Transceiver P

Seite 352

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–37Changing Transceiver Settings Using Register-Based ReconfigurationNovember 2012 Altera

Seite 353

16–38 Chapter 16: Transceiver Reconfiguration Controller IP CoreChanging Transceiver Settings Using Streamer-Based ReconfigurationAltera Transceiver P

Seite 354

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–39Changing Transceiver Settings Using Streamer-Based ReconfigurationNovember 2012 Altera

Seite 355

16–40 Chapter 16: Transceiver Reconfiguration Controller IP CoreChanging Transceiver Settings Using Streamer-Based ReconfigurationAltera Transceiver P

Seite 356

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–41Understanding Logical Channel NumberingNovember 2012 Altera Corporation Altera Transce

Seite 357

3–20 Chapter 3: 10GBASE-R PHY IP CoreRegister Interface and Register DescriptionsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser G

Seite 358

16–42 Chapter 16: Transceiver Reconfiguration Controller IP CoreUnderstanding Logical Channel NumberingAltera Transceiver PHY IP Core November 2012 Al

Seite 359

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–43Understanding Logical Channel NumberingNovember 2012 Altera Corporation Altera Transce

Seite 360

16–44 Chapter 16: Transceiver Reconfiguration Controller IP CoreUnderstanding Logical Channel NumberingAltera Transceiver PHY IP Core November 2012 Al

Seite 361

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–45Understanding Logical Channel NumberingNovember 2012 Altera Corporation Altera Transce

Seite 362

16–46 Chapter 16: Transceiver Reconfiguration Controller IP CoreUnderstanding Logical Channel NumberingAltera Transceiver PHY IP Core November 2012 Al

Seite 363

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–47Transceiver Reconfiguration Controller to PHY IP ConnectivityNovember 2012 Altera Corp

Seite 364

16–48 Chapter 16: Transceiver Reconfiguration Controller IP CoreMerging TX PLLs In Multiple Transceiver PHY InstancesAltera Transceiver PHY IP Core No

Seite 365

Chapter 16: Transceiver Reconfiguration Controller IP Core 16–49Loopback ModesNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guid

Seite 366

16–50 Chapter 16: Transceiver Reconfiguration Controller IP CoreLoopback ModesAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guid

Seite 367

November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide17. Transceiver PHY Reset Controller IPCoreThe Transceiver PHY Reset Controll

Seite 368 - Cyclone V Devices

Chapter 3: 10GBASE-R PHY IP Core 3–21Dynamic Reconfiguration for Stratix IV DevicesNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser

Seite 369

Chapter 17: Transceiver PHY Reset Controller IP Core 17–2Device Family SupportNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guid

Seite 370

Chapter 17: Transceiver PHY Reset Controller IP Core 17–3Performance and Resource UtilizationNovember 2012 Altera Corporation Altera Transceiver PHY I

Seite 371

Chapter 17: Transceiver PHY Reset Controller IP Core 17–4Transceiver PHY Reset Controller ParametersNovember 2012 Altera Corporation Altera Transceive

Seite 372

Chapter 17: Transceiver PHY Reset Controller IP Core 17–5InterfacesNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideInterfaces

Seite 373

Chapter 17: Transceiver PHY Reset Controller IP Core 17–6InterfacesNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideTable 17–4

Seite 374

Chapter 17: Transceiver PHY Reset Controller IP Core 17–7InterfacesNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideresetInput

Seite 375

17–8 Chapter 17: Transceiver PHY Reset Controller IP CoreTiming Constraints for Reset Signals when Using Bonded PCS ChannelsAltera Transceiver PHY IP

Seite 376

November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide18. Analog Parameters Set Using QSFAssignmentsYou specify the analog paramete

Seite 377

18–2 Chapter 18: Analog Parameters Set Using QSF AssignmentsAnalog Settings for Arria V DevicesAltera Transceiver PHY IP Core November 2012 Altera Cor

Seite 378

Chapter 18: Analog Parameters Set Using QSF Assignments 18–3Analog Settings for Arria V DevicesNovember 2012 Altera Corporation Altera Transceiver PHY

Seite 379 - Controller IP Core

3–22 Chapter 3: 10GBASE-R PHY IP CoreTimeQuest Timing ConstraintsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideTable 3–17 d

Seite 380

18–4 Chapter 18: Analog Parameters Set Using QSF AssignmentsAnalog Settings for Arria V DevicesAltera Transceiver PHY IP Core November 2012 Altera Cor

Seite 381 - Altera V-Series FPGA

Chapter 18: Analog Parameters Set Using QSF Assignments 18–5Analog Settings for Arria V GZ DevicesNovember 2012 Altera Corporation Altera Transceiver

Seite 382

18–6 Chapter 18: Analog Parameters Set Using QSF AssignmentsAnalog Settings for Arria V GZ DevicesAltera Transceiver PHY IP Core November 2012 Altera

Seite 383 - 500 400 0 0 100

Chapter 18: Analog Parameters Set Using QSF Assignments 18–7Analog Settings for Arria V GZ DevicesNovember 2012 Altera Corporation Altera Transceiver

Seite 384

18–8 Chapter 18: Analog Parameters Set Using QSF AssignmentsAnalog Settings for Arria V GZ DevicesAltera Transceiver PHY IP Core November 2012 Altera

Seite 385

Chapter 18: Analog Parameters Set Using QSF Assignments 18–9Analog Settings for Arria V GZ DevicesNovember 2012 Altera Corporation Altera Transceiver

Seite 386

18–10 Chapter 18: Analog Parameters Set Using QSF AssignmentsAnalog Settings for Cyclone V DevicesAltera Transceiver PHY IP Core November 2012 Altera

Seite 387 -  4.9152 Gbps

Chapter 18: Analog Parameters Set Using QSF Assignments 18–11Analog Settings for Cyclone V DevicesNovember 2012 Altera Corporation Altera Transceiver

Seite 388

18–12 Chapter 18: Analog Parameters Set Using QSF AssignmentsAnalog Settings for Cyclone V DevicesAltera Transceiver PHY IP Core November 2012 Altera

Seite 389 - Controller

Chapter 18: Analog Parameters Set Using QSF Assignments 18–13Analog Settings for Stratix V DevicesNovember 2012 Altera Corporation Altera Transceiver

Seite 390 - Duty Cycle Calibration

Chapter 3: 10GBASE-R PHY IP Core 3–23TimeQuest Timing ConstraintsNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide#***********

Seite 391 - 7’h0C [6:0] RW

18–14 Chapter 18: Analog Parameters Set Using QSF AssignmentsAnalog Settings for Stratix V DevicesAltera Transceiver PHY IP Core November 2012 Altera

Seite 392 - EyeQ Registers

Chapter 18: Analog Parameters Set Using QSF Assignments 18–15Analog Settings for Stratix V DevicesNovember 2012 Altera Corporation Altera Transceiver

Seite 393

18–16 Chapter 18: Analog Parameters Set Using QSF AssignmentsAnalog Settings for Stratix V DevicesAltera Transceiver PHY IP Core November 2012 Altera

Seite 394 - DFE Registers

Chapter 18: Analog Parameters Set Using QSF Assignments 18–17Analog Settings for Stratix V DevicesNovember 2012 Altera Corporation Altera Transceiver

Seite 395 - (Part 1 of 2)

18–18 Chapter 18: Analog Parameters Set Using QSF AssignmentsAnalog Settings for Stratix V DevicesAltera Transceiver PHY IP Core November 2012 Altera

Seite 396 - (Part 2 of 2)

November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide19. Migrating from Stratix IV to Stratix VDevicesPreviously, Altera provided

Seite 397 - address of 0xB

19–2 Chapter 19: Migrating from Stratix IV to Stratix V DevicesDifferences in Dynamic Reconfiguration for Stratix IV and Stratix V TransceiversAltera

Seite 398

Chapter 19: Migrating from Stratix IV to Stratix V Devices 19–3Differences Between XAUI PHY Parameters for Stratix IV and Stratix V DevicesNovember 20

Seite 399 - AEQ Registers

19–4 Chapter 19: Migrating from Stratix IV to Stratix V DevicesDifferences Between XAUI PHY Ports in Stratix IV and Stratix V DevicesAltera Transceive

Seite 400 - ATX PLL Calibration Registers

Chapter 19: Migrating from Stratix IV to Stratix V Devices 19–5Differences Between PHY IP Core for PCIe PHY (PIPE) Parameters in Stratix IV and Strati

Seite 401 - PLL Reconfiguration

3–24 Chapter 3: 10GBASE-R PHY IP CoreTimeQuest Timing ConstraintsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide1 This .sdc

Seite 402 - Transceiver PHYs

19–6 Chapter 19: Migrating from Stratix IV to Stratix V DevicesDifferences Between PHY IP Core for PCIe PHY (PIPE) for Stratix IV and Stratix V Device

Seite 403 - 7’h44 [15:0] RW

Chapter 19: Migrating from Stratix IV to Stratix V Devices 19–7Differences Between PHY IP Core for PCIe PHY (PIPE) for Stratix IV and Stratix V Device

Seite 404

19–8 Chapter 19: Migrating from Stratix IV to Stratix V DevicesDifferences Between PHY IP Core for PCIe PHY (PIPE) for Stratix IV and Stratix V Device

Seite 405 - Channel Reconfiguration

Chapter 19: Migrating from Stratix IV to Stratix V Devices 19–9Differences Between Custom PHY Parameters for Stratix IV and Stratix V DevicesNovember

Seite 406 - register address is invalid

19–10 Chapter 19: Migrating from Stratix IV to Stratix V DevicesDifferences Between Custom PHY Ports in Stratix IV and Stratix V DevicesAltera Transce

Seite 407 - register. When

Chapter 19: Migrating from Stratix IV to Stratix V Devices 19–11Differences Between Custom PHY Ports in Stratix IV and Stratix V DevicesNovember 2012

Seite 408 - register

19–12 Chapter 19: Migrating from Stratix IV to Stratix V DevicesDifferences Between Custom PHY Ports in Stratix IV and Stratix V DevicesAltera Transce

Seite 409 - MIF Generation

November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideAdditional InformationThis chapter provides additional information about the

Seite 410 - MIF Format

20–2 Additional InformationAdditional InformationRevision HistoryAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuidePHY IP Core

Seite 411

Additional InformationAdditional Information 20–3Revision HistoryNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideCyclone V Tr

Seite 412 - -h: Displays help

Chapter 3: 10GBASE-R PHY IP Core 3–25Simulation Files and Example TestbenchNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideSi

Seite 413 - Reduced MIF Creation

20–4 Additional InformationAdditional InformationRevision HistoryAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide10GBASE-RJun

Seite 414 - Register-Based Write

Additional InformationAdditional Information 20–5Revision HistoryNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideInterlakenJu

Seite 415 - Register-Based Read

20–6 Additional InformationAdditional InformationRevision HistoryAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideCustom Trans

Seite 416

Additional InformationAdditional Information 20–7Revision HistoryNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideDeterministi

Seite 417

20–8 Additional InformationAdditional InformationRevision HistoryAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide10GBASE-RFeb

Seite 418 - Figure 16–6. Sample MIF

Additional InformationAdditional Information 20–9Revision HistoryNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideInterlakenDe

Seite 419 - Example 16–11. (continued)

20–10 Additional InformationAdditional InformationRevision HistoryAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideIntroductio

Seite 420

Additional InformationAdditional Information 20–11Revision HistoryNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideLow Latency

Seite 421

20–12 Additional InformationAdditional InformationRevision HistoryAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideMay 2011 1.

Seite 422

Additional InformationAdditional Information 20–13Revision HistoryNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideInterlaken

Seite 423

3–26 Chapter 3: 10GBASE-R PHY IP CoreSimulation Files and Example TestbenchAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide

Seite 424

20–14 Additional InformationAdditional InformationRevision HistoryAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideTransceiver

Seite 425

Additional InformationAdditional Information 20–15Revision HistoryNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideXAUI PHY Tr

Seite 426

20–16 Additional InformationAdditional InformationHow to Contact AlteraAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideHow to

Seite 427 - Loopback Modes

Additional InformationAdditional Information 20–17Typographic ConventionsNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guideital

Seite 428 - Transceiver

20–18 Additional InformationAdditional InformationTypographic ConventionsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide

Seite 429 - Reset Controller

November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide4. Backplane Ethernet 10GBASE-KR PHYIP CoreThe Backplane Ethernet 10GBASE-KR

Seite 430

ContentsContents vNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideChapter 6. XAUI PHY IP CoreRelease Information . . . . .

Seite 431

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–2Release InformationNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser Guide1 F

Seite 432

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–3Performance and Resource UtilizationNovember 2012 Altera CorporationAltera Transceiver PHY IP

Seite 433

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–4Link Training Parameters and Auto-Negotiation ParametersNovember 2012 Altera CorporationAltera

Seite 434

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–5Parameters and Speed Negotiation ParametersNovember 2012 Altera CorporationAltera Transceiver

Seite 435

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–6Parameters and Speed Negotiation ParametersNovember 2012 Altera CorporationAltera Transceiver

Seite 436

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–7Analog ParametersNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser GuideAnalo

Seite 437 - Assignments

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–8Functional DescriptionNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser Guide

Seite 438

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–9Functional DescriptionNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser Guide

Seite 439

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–10InterfacesNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser GuideInterfacesF

Seite 440

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–11Clock and Reset InterfacesNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser

Seite 441

ContentsContents viNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideSerial Data Interface . . . . . . . . . . . . . . . . . .

Seite 442

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–12Data InterfacesNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser GuideTable

Seite 443

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–13Data InterfacesNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser GuideThe 10

Seite 444

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–14Data InterfacesNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser GuideThe 72

Seite 445

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–15Control and Status InterfacesNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUs

Seite 446

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–16PHY Link TrainingNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser GuidePHY

Seite 447

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–17Daisy-Chain ModeNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser GuideDaisy

Seite 448

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–18Embedded Processor Mode InterfaceNovember 2012 Altera CorporationAltera Transceiver PHY IP Co

Seite 449

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–19Register Interface and Register DescriptionsNovember 2012 Altera CorporationAltera Transceive

Seite 450

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–20Register Interface and Register DescriptionsNovember 2012 Altera CorporationAltera Transceive

Seite 451

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–21Register Interface and Register DescriptionsNovember 2012 Altera CorporationAltera Transceive

Seite 452

ContentsContents viiNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideChapter 11. Deterministic Latency PHY IP CoreAuto-Negotia

Seite 453

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–22Register Interface and Register DescriptionsNovember 2012 Altera CorporationAltera Transceive

Seite 454

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–23Register Interface and Register DescriptionsNovember 2012 Altera CorporationAltera Transceive

Seite 455 - register to enable the

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–24Register Interface and Register DescriptionsNovember 2012 Altera CorporationAltera Transceive

Seite 456 - Transceivers

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–25Register Interface and Register DescriptionsNovember 2012 Altera CorporationAltera Transceive

Seite 457

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–26Register Interface and Register DescriptionsNovember 2012 Altera CorporationAltera Transceive

Seite 458 - Stratix V GX/GS devices

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–27Register Interface and Register DescriptionsNovember 2012 Altera CorporationAltera Transceive

Seite 459 - Note to Table 19–3:

4–28 Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP CoreRegister Interface and Register DescriptionsAltera Transceiver PHY IP Core November 2012 Alte

Seite 460

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–29Register Interface and Register DescriptionsNovember 2012 Altera CorporationAltera Transceive

Seite 461

4–30 Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP CoreRegister Interface and Register DescriptionsAltera Transceiver PHY IP Core November 2012 Alte

Seite 462 - Note to Table 19–5:

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–3110GBASE-KR PHY PMA and PCS RegistersNovember 2012 Altera CorporationAltera Transceiver PHY IP

Seite 463

viii ContentsContentsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideCommon Interface Ports . . . . . . . . . . . . . . . . .

Seite 464

4–32 Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core10GBASE-KR PHY 1GbE RegistersAltera Transceiver PHY IP Core November 2012 Altera CorporationU

Seite 465 - Note to Table 19–7:

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–33Dynamic Reconfiguration from 1G to 10GbENovember 2012 Altera CorporationAltera Transceiver PH

Seite 466

4–34 Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP CoreDynamic Reconfiguration from 1G to 10GbEAltera Transceiver PHY IP Core November 2012 Altera C

Seite 467

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–35Creating a 10GBASE-KR DesignNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUse

Seite 468 - Revision History

4–36 Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP CoreEditing a MIF FileAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide8.

Seite 469

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–37Design ExamplesNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser GuideDesign

Seite 470

4–38 Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP CoreAcronymsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser GuideAcronymsTabl

Seite 471

Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–39AcronymsNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser GuideWAN Wide Area

Seite 472

4–40 Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP CoreAcronymsAltera Transceiver PHY IP Core November 2012 Altera CorporationUser Guide

Seite 473

November 2012 Altera Corporation Altera Transceiver PHY IP CoreUser Guide5. 1G/10 Gbps Ethernet PHY IP CoreThe 1G/10 Gbps Ethernet PHY MegaCore®(1G/10

Seite 474

ContentsContents ixNovember 2012 Altera Corporation Altera Transceiver PHY IP CoreUser GuideInterlaken Frame Synchronizer . . . . . . . . . . . . .

Seite 475

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–21G/10GbE Release InformationNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser GuideAn A

Seite 476 - s for Gen2 operation

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–3Parameterizing the 1G/10GbE PHYNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser Guidef

Seite 477

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–4Parameterizing the 1G/10GbE PHYNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser Guide1

Seite 478

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–5Analog ParametersNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser GuideSpeed Detection

Seite 479

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–6InterfacesNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser GuideInterfacesFigure 5–2 s

Seite 480 - address

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–7Clock and Reset InterfacesNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser GuidePhy_mg

Seite 481

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–8Data InterfacesNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser GuideData Interfaces T

Seite 482 - Note to Table:

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–9Data InterfacesNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser GuideThe 72-bit TX XGM

Seite 483 - Typographic Conventions

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–10Control and Status InterfacesNovember 2012 Altera CorporationAltera Transceiver PHY IP CoreUser GuideTa

Seite 484

Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–11Register Interface and Register DescriptionsNovember 2012 Altera CorporationAltera Transceiver PHY IP C

Kommentare zu diesen Handbüchern

Keine Kommentare