
3–10 Chapter 3: 10GBASE-R PHY IP Core
Interfaces
Altera Transceiver PHY IP Core November 2012 Altera Corporation
User Guide
Interfaces
Figure 3–6 illustrates the top-level signals of the 10BASE-R PHY. In Figure 3–6, <n> is
the channel number.
1 The block diagram shown in the GUI labels the external pins with the interface type
and places the interface name inside the box. The interface type and name are used in
the Hardware Component Description File (_hw.tcl). If you turn on Show signals, the
block diagram displays all top-level signal names.
f For more information about _hw.tcl files refer to refer to the Component Interface Tcl
Reference chapter in volume 1 of the Quartus II Handbook.
Figure 3–6. 10GBASE-R PHY Top-Level Signals
f
xgmii_tx_dc
<n>
[71:0]
tx_ready
xgmii_tx_clk
xgmii_rx_dc
<n>
[71:0]
rx_ready
rx_data_ready[
<n>
-1:0]
xgmii_rx_clk
rx_coreclkin
phy_mgmt_clk
phy_mgmt_clk_reset
phy_mgmt_addr[8:0]
phy_mgmt_writedata[31:0]
phy_mgmt_readdata[31:0]
phy_mgmt_write
phy_mgmt_read
phy_mgmt_waitrequest
10GBASE-R Top-Level Signals
Dynamic
Reconfiguratio
External
PMA Control
Stratix IV
Devices
rx_serial_data
<n>
tx_serial_data
<n>
gxb_pdn
pll_pdn
cal_blk_pdn
cal_blk_clk
pll_locked
reconfig_to_xcvr[3:0]
reconfig_from_xcvr[
<n>
/4)17-1:0]
reconfig_to_xcvr[(
<n>
70-1):0]
reconfig_from_xcvr[(
<n>
46-1):0]
rx_block_lock
rx_hi_ber
rx_recovered_clk[
<n>
]
rx
_latency_adj
<n>
[11:0]
tx_latency_adj
<n>
[11:0]
pll_ref_clk
Transceiver
Serial Data
SDR XGMII TX
Inputs from MAC
SDR XGMII RX
Outputs from PCS
towards MAC
Avalon-MM PHY
Management
Interface
Status, 1588
and Reference`
Clock
Kommentare zu diesen Handbüchern