Altera UG-01080 Betriebsanweisung Seite 133

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 484
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 132
Chapter 6: XAUI PHY IP Core 6–21
Dynamic Reconfiguration for Arria II GX, Cyclone IV GX, HardCopy IV GX, and Stratix IV GX
November 2012 Altera Corporation Altera Transceiver PHY IP Core
User Guide
f For more information about the individual PCS blocks referenced in Table 6–15, refer
to the Transceiver Architecture chapters of the appropriate device handbook, as
follows:
Arria II–Transceiver Architecture in Arria II Devices in the Arria II Device Handbook
Arria V–Transceiver Architecture in Arria V Devices in the Arria V Device Handbook.
Cyclone IV–Cyclone IV Transceivers Architecture in the Cyclone IV Device Handbook
Cyclone V–Transceiver Architecture in Cyclone V Devices n the Cyclone V Device
Handbook
HardCopy IV–Transceiver Architecture in HardCopy IV Devices in the HardCopy IV
Device Handbook
Stratix IV–Transceiver Architecture in Stratix IV Devices in the Stratix IV Device
Handbook
Stratix VTransceiver Architecture in Stratix V Devices in the Stratix V Device
Handbook
Dynamic Reconfiguration for Arria II GX, Cyclone IV GX,
HardCopy IV GX, and Stratix IV GX
The Arria II GX, Cyclone IV GX, HardCopy IV GX, and Stratix IV GX use the
ALTGX_RECONFIG Mega function for transceiver reconfiguration.
f For more information about the ALTGX_RECONFIG Megafunction, refer to
ALTGX_RECONFIG Megafunction User Guide for Stratix IV Devices in volume 2 of the
Stratix IV Device Handbook.
0x089
[31:3] Reserved
[2:0]
R,
sticky
phase_comp_fifo_error[2:
0]
Indicates a TX phase compensation FIFO overflow or
underrun condition on the corresponding lane. Reading the
value of the
phase_comp_fifo_error
register clears the
bits.This register is only available in the hard XAUI
implementation
From block: TX phase compensation FIFO.
0x08a [0] RW
simulation_flag
Setting this bit to 1 shortens the duration of reset and loss
timer when simulating. Altera recommends that you keep
this bit set during simulation.
Table 6–15. XAUI PHY IP Core Registers (Part 5 of 5)
Word
Addr
Bits R/W Register Name Description
Seitenansicht 132
1 2 ... 128 129 130 131 132 133 134 135 136 137 138 ... 483 484

Kommentare zu diesen Handbüchern

Keine Kommentare