Altera UG-01080 Betriebsanweisung Seite 363

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 484
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 362
Chapter 15: Cyclone V Transceiver Native PHY IP Core 15–9
Standard PCS Parameters
November 2012 Altera Corporation Altera Transceiver PHY IP Core
User Guide
Table 15–10 describes the general and datapath options for the Standard PCS.
Phase Compensation FIFO
The phase compensation FIFO assures clean data transfer to and from the FPGA
fabric by compensating for the clock phase difference between the low-speed parallel
clock and FPGA fabric interface clock. Table 1511 describes the options for the phase
compensation FIFO.
Table 15–10. General and Datapath Parameters
Parameter Range Description
Standard PCS protocol mode
basic
cpri
gige
Specifies the protocol that you intend to implement with the
Native PHY. The protocol mode selected guides the MegaWizard
in identifying legal settings for the Standard PCS datapath.
Use the following guidelines to select a protocol mode:
basic–select this mode for when none of the other options are
appropriate. You should also select this mode to enable
diagnostics, such as loopback.
cpri–select this mode if you intend to implement CPRI or
another protocol that requires deterministic latency. Altera
recommends that you select the appropriate CPRI preset for
the CPRI protocol.
gige–select this mode if you intend to implement either the
1.25 Gbps or 2.5 Gbps Ethernet protocol. Altera recommends
that you select the appropriate preset for the Ethernet
protocol.
Standard PCS/PMA interface
width
8, 10,16, 20
Specifies the width of the datapath that connects the FPGA fabric
to the PMA. The transceiver interface width depends upon
whether you enable 8B/10B. To simplify connectivity between the
FPGA fabric and PMA, the bus bits used are not contiguous for
16- and 32-bit buses. Refer to Active Bits for Each Fabric
Interface Width for the bits used.
FPGA fabric/Standar d TX PCS
interface width
8, 10,16, 20,
32, 40
Shows the FPGA fabric to TX PCS interface width which is
calculated from the Standard PCS/PMA interface width.
FPGA fabric/Standar d RX PCS
interface width
8, 10,16, 20,
32, 40
Shows the FPGA fabric to RX PCS interface width which is
calculated from the Standard PCS/PMA interface width.
Enable ‘Standard PCS’ low
latency mode
On/Off
When you turn this option On, all PCS functions are disabled
except for the phase compensation FIFO, byte serializer and byte
deserializer. This option creates the lowest latency Native PHY
that allows dynamic reconfigure between multiple PCS
datapaths.
Seitenansicht 362
1 2 ... 358 359 360 361 362 363 364 365 366 367 368 ... 483 484

Kommentare zu diesen Handbüchern

Keine Kommentare