
Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–2
1G/10GbE Release Information
November 2012 Altera CorporationAltera Transceiver PHY IP Core
User Guide
An Avalon
®
Memory-Mapped (Avalon-MM) slave interface provides access to the
1G/10GbE PHY IP Core registers. These registers control many of the functions of the
other blocks. Refer to Register Interface and Register Descriptions for more
information about the available registers. Many of these bits are defined in Clause 45
of IEEE Std 802.3ap-2007.
1G/10GbE Release Information
Table 5–1 provides information about this release of the 1G/10GbE PHY IP Core.
Device Family Support
IP cores provide either final or preliminary support for target Altera device families.
These terms have the following definitions:
■ Final support—Verified with final timing models for this device.
■ Preliminary support—Verified with preliminary timing models for this device.
Table 5–2 shows the level of support offered by the 1G/10GbE IP Core for Altera
device families.
f For speed grade information, refer to DC and Switching Characteristics for Stratix V
Devices in the Stratix V Device Handbook for Stratix V devices.
Performance and Resource Utilization
Table 5–3 shows the typical expected device resource utilization for selected
configurations using the current version of the Quartus II software targeting a
Stratix V GT (5SGTMC7K2F40C2) device. The numbers of ALMs and logic registers in
Table 5–3 are rounded up to the nearest 100. Resource utilization numbers reflect
changes to the resource utilization reporting starting in the Quartus II software v12.1
release 28 nm device families and upcoming device families.
Table 5–1. 1G/10GbE Release Information
Item Description
Version 12.1
Release Date November 2012
Ordering Codes IP-1G10GBASER PHY (primary)
Product ID 0107
Vendor ID 6AF7
Table 5–2. Device Family Support
Device Family Support
Arria V GZ devices Preliminary
Stratix V devices Preliminary
Other device families No support
Kommentare zu diesen Handbüchern