Altera UG-01080 Betriebsanweisung Seite 431

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 484
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 430
Chapter 17: Transceiver PHY Reset Controller IP Core 17–3
Performance and Resource Utilization
November 2012 Altera Corporation Altera Transceiver PHY IP Core
User Guide
Performance and Resource Utilization
Table 172 shows the typical expected device resource utilization, rounded to the
nearest 50, for two configurations using the current version of the Quartus II software
targeting a Stratix V GX device. Figures are rounded to the nearest 50.
Parameterizing the Transceiver PHY Reset Controller PHY
Complete the following steps to configure the Transceiver PHY Reset Controller IP
Core in the MegaWizard Plug-In Manager:
1. For Which device family will you be using?, select Arria V, Arria V GZ,
Cyclone V, or Stratix V from the list.
2. Click Installed Plug-Ins > Interfaces > Transceiver PHY > Transceiver PHY Reset
Controller v12.1.
3. Select the options required for your design. For a description of these options, refer
to the Transceiver PHY Reset Controller Parameters.
4. Click Finish to generate your customized Transceiver PHY Reset Controller IP
Core.
Transceiver PHY Reset Controller Parameters
Table 173 describes the parameters that you can set to customize the Transceiver
PHY Reset Controller IP Core.
Table 17–2. Reset Controller Resource Utilization—Stratix V Devices
Configuration Combinational ALUTs Logic Registers
Single channel 50 50
4 channels, shared TX reset,
separate RX resets
100 150
Table 17–3. General Options (Part 1 of 3)
Name Range Description
Number of transceiver channels
1–1000
Specifies the number of channels that connect to the
Transceiver PHY Reset Controller IP Core.
Number of TX PLLS
1–1000
Specifies the number of TX PLLs that connect to the
Transceiver PHY Reset Controller.
Input clock frequency
1-500 MHz
Input clock to the transceiver PHY Reset Controller. The
frequency of the input clock in MHz. The upper limit on the
input clock frequency is the frequency achieved in timing
closure.
Synchronize reset input On/Off
When On, the Transceiver PHY Reset Controller synchronizes
the reset to the Transceiver PHY Reset Controller input clock
before driving it to the internal reset logic. When Off, the
reset input is not synchronized.
Use fast reset for simulation On/Off
When On, the Transceiver PHY Reset Controller uses reduced
reset counters for simulation. When Off, simulation runs with
the actual timings for hardware.
Seitenansicht 430
1 2 ... 426 427 428 429 430 431 432 433 434 435 436 ... 483 484

Kommentare zu diesen Handbüchern

Keine Kommentare