Altera UG-01080 Betriebsanweisung Seite 191

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 484
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 190
Chapter 9: Custom PHY IP Core 9–17
Clock Interface
November 2012 Altera Corporation Altera Transceiver PHY IP Core
User Guide
Clock Interface
Table 914 describes optional and required clocks for the Custom PHY. The input
reference clock,
pll_ref_clk
, drives a PLL inside the PHY-layer block, and a PLL
output clock,
rx_clkout
(described in Avalon-ST RX Interface Signals) is used for all
data, command, and status inputs and outputs.
Optional Status Interface
Table 915 describes the optional status signals for the RX interface.
Table 9–14. Clock Signals
Signal Name Direction Description
pll_ref_clk
Input
Reference clock for the PHY PLLs. Frequency range is
50–700 MHz.
rx_coreclkin[<n>-1:0]
Input This is an optional clock to drive the coreclk of the RX PCS.
tx_coreclkin[<n>-1:0]
Input This is an optional clock to drive the coreclk of the TX PCS
Table 9–15. Serial Interface and Status Signals (Part 1 of 2)
Signal Name Direction Signal Name
tx_ready
Output
When asserted, indicates that the TX interface has exited the reset
state and is ready to transmit.
rx_ready
Output
When asserted, indicates that the RX interface has exited the
reset state and is ready to receive.
pll_locked[<p>-1:0]
Output
When asserted, indicates that the PLL is locked to the input
reference clock.
tx_forceelecidle[<n>-1:0]
Input
When asserted, enables a circuit to detect a downstream receiver.
It is used for the PCI Express protocol. This signal must be driven
low when not in use because it causes the TX PMA to enter
electrical idle mode and tristate the TX serial data signals.
tx_bitslipboundaryselect
[<n>5-1:0]
Input
When asserted, indicates that the PLL is locked to the input
reference clock.
rx_disperr[<n>(<w>/<s>)-1:0]
Output
When asserted, indicates that the received 10-bit code or data
group has a disparity error.
rx_errdetect[<n>(<w>/<s>)-1:0]
Output
When asserted, indicates that a received 10-bit code group has
an 8B/10B code violation or disparity error.
rx_syncstatus[<n>(<w>/<s>)-1:0]
Output
Indicates presence or absence of synchronization on the RX
interface. Asserted when word aligner identifies the word
alignment pattern or synchronization code groups in the received
data stream. This signal is optional.
rx_is_lockedtoref[<n>-1:0]
Output
Asserted when the receiver CDR is locked to the input reference
clock. This signal is asynchronous. This signal is optional.
rx_is_lockedtodata[<n>-1:0]
Output
When asserted, the receiver CDR is in to lock-to-data mode.
When deasserted, the receiver CDR lock mode depends on the
rx_locktorefclk
signal level. This signal is optional.
Seitenansicht 190
1 2 ... 186 187 188 189 190 191 192 193 194 195 196 ... 483 484

Kommentare zu diesen Handbüchern

Keine Kommentare