Altera UG-01080 Betriebsanweisung Seite 319

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 484
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 318
Chapter 14: Arria V GZ Transceiver Native PHY IP Core 14–11
Standard PCS Parameters
November 2012 Altera Corporation Altera Transceiver PHY IP Core
User Guide
Standard PCS Parameters
Figure 14–3 shows the complete datapath and clocking for the Standard PCS. You use
parameters available in the GUI to enable or disable the individual blocks in the
Standard PCS.
f For more information about the Standard PCS, refer to the PCS Architecture section in
the Transceiver Architecture in Arria V Devices.
Figure 14–3. The Standard PCS Datapath
RX Phase
Compensation
FIFO
Byte Ordering
Byte
Deserializer
8B/10B Decoder
Rate Match FIFO
Receiver Standard PCS Receiver PMA
Deskew FIFO
Word Aligner
Deserializer
CDR
Transmitter Standard PCS
Transmitter PMA
Serializer
tx_serial_data
rx_serial_data
FPGA
Fabric
TX Phase
Compensation
FIFO
Byte Serializer
8B/10B Encoder
TX Bit Slip
/2
/2
Parallel Clock
Serial Clock
Parallel and Serial Clock
Clock Divider
Parallel and Serial Clocks (From the ×6 or ×N Clock Lines)
Serial Clock
(From the ×1 Clock Lines)
Central/ Local Clock Divider
Parallel and Serial Clocks
(Only from the Central Clock Divider)
CMU PLL
tx_std_coreclkin
rx_std_coreclkin
rx_std_clkout
tx_std_clkout
Seitenansicht 318
1 2 ... 314 315 316 317 318 319 320 321 322 323 324 ... 483 484

Kommentare zu diesen Handbüchern

Keine Kommentare