
Chapter 5: 1G/10 Gbps Ethernet PHY IP Core 5–17
Dynamic Reconfiguration from 1G to 10GbE
November 2012 Altera CorporationAltera Transceiver PHY IP Core
User Guide
Dynamic Reconfiguration from 1G to 10GbE
Figure 5–4 illustrates the necessary modules to create a design that can dynamically
change between 1G and 10GbE operation on a channel-by-channel basis using the
1G/10Gbe PHY IP Core. In Figure 5–4
■ Green—Altera- Cores available Quartus II IP Library, including the 1G/10Gb
Ethernet MAC, the Reset Controller, and Transceiver Reconfiguration Controller.
■ Orange—Logic you must design, including the Arbiter and State Machine. Refer
to Arbitration Logic Requirements and State Machine Requirements for a
description of this logic.
■ White—1G and 10G settings files that you must generate. Refer to Creating a
1G/10GbE Design for more information.
■ Blue—The 1G/10GbE IP core available in the Quartus II IP Library.
0xA8 4 RW
force_electrical_idle
When set to 1, forces the TX outputs to electrical idle.
0xA9 0 R
rx_syncstatus
When set to 1, indicates that the word aligner is
synchronized to incoming data.
0xA9 1 R
rx_patterndetect
When set to 1, indicates the 1G word aligner has detected a
comma.
0xA9 2 R
rx_rlv
When set to 1, indicates a run length violation.
0xA9 3 R
rx_rmfifodatainserted
When set to 1, indicates the rate match FIFO inserted code
group.
0xA9 4 R
rx_rmfifodatadeleted
When set to 1, indicates that rate match FIFO deleted code
group.
0xA9 5 R
rx_disperr
When set to 1, indicates an RX 8B/10B disparity error.
0xA9 6 R
rx_errdetect
When set to 1, indicates an RX 8B/10B error detected.
Table 5–18. 1G/10GbE PMA Registers (Part 2 of 2)
address Bit R/W Name Description
Kommentare zu diesen Handbüchern