
12–2 Chapter 12: Stratix V Transceiver Native PHY IP Core
Device Family Support
Altera Transceiver PHY IP Core November 2012 Altera Corporation
User Guide
In a typical design, the separately instantiated Transceiver PHY Reset Controller
drives reset signals to Native PHY and receives calibration and locked status signal
from the Native PHY. The Native PHY reconfiguration buses connect the external
Transceiver Reconfiguration Controller for calibration and dynamic reconfiguration
of the PLLs.
You specify the initial configuration when you parameterize the IP core. The
Transceiver Native PHY IP Core connects to the “Transceiver Reconfiguration
Controller IP Core” to dynamically change reference clocks and PLL connectivity at
runtime.
Device Family Support
IP cores provide either final or preliminary support for target Altera device families.
These terms have the following definitions:
■ Final support—Verified with final timing models for this device.
■ Preliminary support—Verified with preliminary timing models for this device.
Table 12–1 shows the level of support offered by the Stratix V Transceiver Native PHY
IP Core for Altera device families.
Performance and Resource Utilization
Because the 10G PCS, Standard PCS, and PMA are implemented in hard logic, the
Stratix V Native PHY IP Core uses less than 1% of the available ALMs, memory,
primary and secondary logic registers.
Table 12–1. Device Family Support
Device Family Support
Stratix V devices Preliminary
Other device families No support
Kommentare zu diesen Handbüchern