Altera UG-01080 Betriebsanweisung Seite 60

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 484
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 59
Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–12
Data Interfaces
November 2012 Altera CorporationAltera Transceiver PHY IP Core
User Guide
Table 49 describes the clock and reset signals. The frequencies of the XGMII clocks
increases to 257.8125 MHz when you enable 1588.
Data Interfaces
Table 410 describes the signals in the XGMII and GMII interfaces. The MAC drives
the TX XGMII and GMII signals to the 10GBASE-KR PHY. The 10GBASE-KR PHY
drives the RX XGMII or GMII signals to the MAC.
Table 4–9. Clock and Reset Signals
Signal Name Direction Description
rx_recovered_clk
Output
The RX clock which is recovered from the received data. You can use this clock
as a reference to lock an external clock source. Its frequency is 125 or
156.25 MHz.
tx_clkout_1g
Output
GMII TX clock for the 1G TX parallel data source interface. The frequency is
125 MHz.
rx_clkout_1g
Output
GMII RX clock for the 1G RX parallel data source interface. The frequency is
125 MHz.
rx_coreclkin_1g
Input
Clock to drive the read side of the RX phase compensation FIFO in the Standard
PCS. The frequency is 125 MHz.
tx_coreclkin_1g
Input
Clock to drive the write side of the TX phase compensation FIFO in the
Standard PCS. The frequency is 125 MHz.
pll_ref_clk_1g
Input
Reference clock for the PMA block for the 1G mode. Its frequency is 125 or
62.5 MHz.
pll_ref_clk_10g
Input
Reference clock for the PMA block in 10G mode. Its frequency is 644.53125 or
322.265625 MHz.
pll_powerdown_1g
Input Resets the 1Gb TX PLLs.
pll_powerdown_10g
Input Resets the 10Gb TX PLLs.
tx_analogreset
Input Resets the analog TX portion of the transceiver PHY.
tx_digitalreset
Input Resets the digital TX portion of the transceiver PHY.
rx_analogreset
Input Resets the analog RX portion of the transceiver PHY.
rx_digitalreset
Input Resets the digital RX portion of the transceiver PHY.
usr_an_lt_reset
Input
Resets only the AN and LT logic. This signal is only available for the
10GBASE-KR variants.
usr_seq_rest
Input
Resets the sequencer. Initiates a PCS reconfiguration, an AN and LT reset, or
both.
Table 4–10. XGMII and GMII Signals (Part 1 of 2)
Signal Name Direction Description
1G/10GbE XGMII Data Interface
xgmii_tx_dc[71:0]
Input
XGMII data and control for 8 lanes. Each lane consists of 8 bits of data and 1
bit of control.
xgmii_tx_clk
Input
Clock for single data rate (SDR) XGMII TX interface to the MAC. It should
connect to
xgmii_rx_clk
. The frequency is 156.25 MHz. Driven from the
MAC. When you enable 1588 the frequency is 257.8125 MHz.
Seitenansicht 59
1 2 ... 55 56 57 58 59 60 61 62 63 64 65 ... 483 484

Kommentare zu diesen Handbüchern

Keine Kommentare