Altera UG-01080 Betriebsanweisung Seite 252

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 484
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 251
12–14 Chapter 12: Stratix V Transceiver Native PHY IP Core
Standard PCS Parameters
Altera Transceiver PHY IP Core November 2012 Altera Corporation
User Guide
Byte Serializer and Deserializer
The byte serializer and deserializer allow the PCS to operate at twice the data width of
the PMA serializer. This feature allows the PCS to run at a lower frequency and
accommodate a wider range of FPGA interface widths. Table 12–14 describes the byte
serialization and deserialization options you can specify.
Byte ordering pattern width 8–10
Shows width of the pad that you must specify. This width
depends upon the PCS width and whether nor not 8B/10B
encoding is used as follows:
Width 8B/10B Pad Pattern
8/16,32 No 8 bits
10,20,40 No 10 bits
8,16,32 Yes 9 bits
Byte ordering symbol count 1–2
Specifies the number of symbols the word aligner should search
for. When the PMA is 16 or 20 bits wide, the byte ordering block
can optionally search for 1 or 2 symbols.
Byte order pattern (hex)
User-specified
8-10 bit pattern
Specifies the search pattern for the byte ordering block.
Byte order pad value (hex)
User–specified
8-10 bit pattern
Specifies the pad pattern that is inserted by the byte ordering
block. This value is inserted when the byte order pattern is
recognized.
The byte ordering pattern should occupy the least significant byte
(LSB) of the parallel TX data. If the byte ordering block identifies
the programmed byte ordering pattern in the most significant
byte (MSB) of the byte-deserialized data, it inserts the appropriate
number of user-specified pad bytes to push the byte ordering
pattern to the LSB position, restoring proper byte ordering.
Enable rx_std_byteorder_ena
port
On/Off
Enables the optional
rx_std_byte_order_ena
control input
port. When this signal is asserted, the byte ordering block
initiates a byte ordering operation if the Byte ordering control
mode is set to manual. Once byte ordering has occurred, you
must deassert and reassert this signal to perform another byte
ordering operation. This signal is an synchronous input signal;
however, it must be asserted for at least 1 cycle of
rx_std_clkout
.
Enable rx_std_byteorder_flag
port
On/Off
Enables the optional
rx_std_byteorder_flag
status output
port. When asserted, indicates that the byte ordering block has
performed a byte order operation. This signal is asserted on the
clock cycle in which byte ordering occurred. This signal is
synchronous to the
rx_std_clkout
clock.
Table 12–13. Byte Ordering Block Parameters (Part 2 of 2)
Parameter Range Description
Seitenansicht 251
1 2 ... 247 248 249 250 251 252 253 254 255 256 257 ... 483 484

Kommentare zu diesen Handbüchern

Keine Kommentare