
Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–2
Release Information
November 2012 Altera CorporationAltera Transceiver PHY IP Core
User Guide
1 Forward error correction (FEC) which is an optional feature of IEEE Std 802.3ap-2007
is not available for this release.
Release Information
Table 4–1 provides information about this release of the 10GBASE-KR PHY IP Core.
Device Family Support
IP cores provide either final or preliminary support for target Altera device families.
These terms have the following definitions:
■ Final support—Verified with final timing models for this device.
■ Preliminary support—Verified with preliminary timing models for this device.
Table 4–2 shows the level of support offered by the 10GBASE-KR IP core for Altera
device families.
Altera verifies that the current version of the Quartus II software compiles the
previous version of each IP core. Any exceptions to this verification are reported in the
MegaCore IP Library Release Notes and Errata. Altera does not verify compilation with
IP core versions older than the previous release.
f For speed grade information, refer to DC and Switching Characteristics for Stratix V
Devices in the Stratix V Device Handbook for Stratix V devices.
Table 4–1. 10GBASE-KR PHY Release Information
Item Description
Version 12.1
Release Date November 2012
Ordering Codes IP-10GBASEKR PHY (primary)
Product ID 0106
Vendor ID 6AF7
Table 4–2. Device Family Support
Device Family Support
Arria V GZ devices Preliminary
Stratix V devices Preliminary
Other device families No support
Kommentare zu diesen Handbüchern