Altera UG-01080 Betriebsanweisung Seite 54

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 484
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 53
Chapter 4: Backplane Ethernet 10GBASE-KR PHY IP Core 4–6
Parameters and Speed Negotiation Parameters
November 2012 Altera CorporationAltera Transceiver PHY IP Core
User Guide
Table 47 describes the parameters to specify 1Gb Ethernet parameters.
Speed Detection
Table 48 describes the parameters to specify speed detection parameters. By selecting
the Enable automatic speed detection option in the Megawizard, the PHY IP
implement Parallel Detect as described in the Ethernet specification. Selecting this
option causes the PHY to start in 10G mode and wait for a
link_good
signal from the
PCS. If the 10G link is not established time specified in the “Link fail inhibit time for
10Gb Ethernet” setting, the sequencer (rate change) block makes a request to
reconfigure the channel to 1G mode. After reconfiguration, the PHY again checks for a
link_good
signal from the PCS for the amount of time specified by the “Link fail
inhibit time for 1Gb Ethernet” setting. This process continues until a link is achieved.
By default, at power-up, the channels are initialized to 10G mode.
The sequencer block is always monitoring the link status signals from each PCS and
requests reconfiguration any time link is lost.
.
Table 4–7. 1 Gb Ethernet
Parameter Name Options Description
Enable 1Gb Ethernet protocol On/Off
When you turn this option On, the core includes the GMII interface and
related logic.
Enable SGMII bridge logic. On/Off
When you turn this option On, the core includes the SGMII clock and
rate adaptation logic for the PCS. You must turn this option On if you
enable 1G mode.
Enable IEEE 1588 Precision
Time Protocol
On/Off
When you turn this option On, the core includes a module in the PCS to
implement the IEEE 1588 Precision Time Protocol.
PHY ID (32 bit)
32-bit value
An optional 32-bit value that serves as a unique identifier for a particular
type of PCS. The identifier includes the following components:
Bits 3–24 of the Organizationally Unique Identifier (OUI) assigned by
the IEEE
6-bit model number
4-bit revision number
If unused, do not change the default value which is 0x00000000.
PHY Core version (16 bits)
16-bit value
Reference clock frequency
125.00MHz
62.50MHz
Specifies the clock frequency for the 1GBASE-KR PHY IP Core. The
default is 125 MHz.
Table 4–8. Speed Detection (Part 1 of 2)
Parameter Name Options Description
Enable automatic speed
detection
On/Off
When you turn this option On, the core includes the Sequencer block
that automatically sends reconfiguration requests based on data rate
changes or results from the Auto Negotiation block.
Avalon-MM clock frequency
100–125 MHz
Specifies the clock frequency for
phy_mgmt_clk
.
Seitenansicht 53
1 2 ... 49 50 51 52 53 54 55 56 57 58 59 ... 483 484

Kommentare zu diesen Handbüchern

Keine Kommentare