Altera UG-01080 Betriebsanweisung Seite 164

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 484
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 163
8–12 Chapter 8: PHY IP Core for PCI Express (PIPE)
Serial Data Interface
Altera Transceiver PHY IP Core November 2012 Altera Corporation
User Guide
Serial Data Interface
Table 89 describes the differential serial TX and RX connections to FPGA pins.
For information about channel placement, refer to “Transceiver Clocking and Channel
Placement Guidelines” in the Transceiver Configurations in Arria V GZ Devices or
“Transceiver Clocking and Channel Placement Guidelines” in the Transceiver
Configurations in Stratix V Devices as appropriate.
1 For soft IP implementations of PCI Express, channel placement is determined by the
Quartus II fitter.
f For information about channel placement of the Hard IP PCI Express IP Core, refer to
the Channel Placement Gen1 and Gen2 and Channel Placement Gen3 sections in the Stratix
V Hard IP for PCI Express User Guide.
Register Interface and Register Descriptions
The Avalon-MM PHY management interface provides access to the PHY IP Core for
PCI Express PCS and PMA features that are not part of the standard PIPE interface.
You can use an embedded controller acting as an Avalon-MM master to send read and
write commands to this Avalon-MM slave interface.
Table 8–9. Transceiver Differential Serial Interface
Signal Name Direction Description
rx_serial_data[<n>-1:0]
Input Receiver differential serial input data, <n> is the number of lanes.
tx_serial_data[<n>-1:0]
Output Transmitter differential serial output data <n> is the number of lanes.
Seitenansicht 163
1 2 ... 159 160 161 162 163 164 165 166 167 168 169 ... 483 484

Kommentare zu diesen Handbüchern

Keine Kommentare