Altera UG-01080 Betriebsanweisung

Stöbern Sie online oder laden Sie Betriebsanweisung nach Software Altera UG-01080 herunter. Altera UG-01080 User guide Benutzerhandbuch

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 120
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 0
101 Innovation Drive
San Jose, CA 95134
www.altera.com
UG-01080-1.11
User Guide
Altera Transceiver PHY IP Core
Document last updated for Altera Complete Design Suite version:
Document publication date:
10.1
December 2010
Subscribe
Altera Transceiver PHY IP Core User Guide
Seitenansicht 0
1 2 3 4 5 6 ... 119 120

Inhaltsverzeichnis

Seite 1 - User Guide

101 Innovation DriveSan Jose, CA 95134www.altera.com UG-01080-1.11User GuideAltera Transceiver PHY IP CoreDocument last updated for Altera Complete De

Seite 2

1–4 Chapter 1: IntroductionReset ControllerAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationFigure 1–2. Stratix V Device Bond

Seite 3 - Contents

8–6 Chapter 8: Low Latency PHY IP CoreInterfacesAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationFigure 8–3 shows the interfa

Seite 4 - Chapter 7. Custom PHY IP Core

Chapter 8: Low Latency PHY IP Core 8–7InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideAvalon-MM PHY Management Int

Seite 5

8–8 Chapter 8: Low Latency PHY IP CoreInterfacesAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationSerial Data InterfaceTable 8

Seite 6

December 2010 Altera Corporation Altera Transceiver PHY IP Core User Guide9. Transceiver ReconfigurationControllerYou can use the Altera Transceiver

Seite 7 - 1. Introduction

9–2 Chapter 9: Transceiver Reconfiguration ControllerRegister DescriptionsAltera Transceiver PHY IP Core User Guide December 2010 Altera Corporation1

Seite 8 - PHY - Stratix V

Chapter 9: Transceiver Reconfiguration Controller 9–3Steps to Achieve PMA Controls ReconfigurationDecember 2010 Altera Corporation Altera Transceiver

Seite 9 - Reset Controller

9–4 Chapter 9: Transceiver Reconfiguration ControllerSteps to Achieve PMA Controls ReconfigurationAltera Transceiver PHY IP Core User Guide December 2

Seite 10 - Channel PLL

December 2010 Altera Corporation Altera Transceiver PHY IP Core User Guide10. Migrating from Stratix IV to Stratix VPreviously, Altera provided the AL

Seite 11

10–2 Chapter 10: Migrating from Stratix IV to Stratix VXAUI PHYAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationPort Differen

Seite 12 - Note to Table 1–2:

Chapter 10: Migrating from Stratix IV to Stratix V 10–3XAUI PHYDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User Guidecoreclkout1xg

Seite 13 - Transceiver PHY

Chapter 1: Introduction 1–5Reset ControllerDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideIn non-bonded mode, separate CGBs

Seite 14 - Unsupported Features

10–4 Chapter 10: Migrating from Stratix IV to Stratix VPCI Express PHY (PIPE)Altera Transceiver PHY IP Core User Guide December 2010 Altera Corporatio

Seite 15 - 2. Getting Started

Chapter 10: Migrating from Stratix IV to Stratix V 10–5PCI Express PHY (PIPE)December 2010 Altera Corporation Altera Transceiver PHY IP Core User Guid

Seite 16 - Specifying Parameters

10–6 Chapter 10: Migrating from Stratix IV to Stratix VPCI Express PHY (PIPE)Altera Transceiver PHY IP Core User Guide December 2010 Altera Corporatio

Seite 17

Chapter 10: Migrating from Stratix IV to Stratix V 10–7PCI Express PHY (PIPE)December 2010 Altera Corporation Altera Transceiver PHY IP Core User Guid

Seite 18 - Simulate the IP Core

10–8 Chapter 10: Migrating from Stratix IV to Stratix VCustom PHYAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationCustom PHYT

Seite 19 - 3. 10GBASE-R PHY IP Core

Chapter 10: Migrating from Stratix IV to Stratix V 10–9Custom PHYDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuidePort Differ

Seite 20 - Stratix V FPGA

10–10 Chapter 10: Migrating from Stratix IV to Stratix VCustom PHYAltera Transceiver PHY IP Core User Guide December 2010 Altera Corporation

Seite 21 - Device Family Support

December 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideAdditional InformationThis chapter provides additional information about the

Seite 22 - Parameter Settings

Info–2 Additional InformationRevision HistoryAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationInterlaken PHY TransceiverDecem

Seite 23 - Interfaces

Additional Information Info–3How to Contact AlteraDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideHow to Contact AlteraTo lo

Seite 24 - SDR XGMII TX Interface

1–6 Chapter 1: IntroductionReset ControllerAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationThe reset controller also include

Seite 25 - SDR XGMII RX Interface

Info–4 Additional InformationTypographic ConventionsAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationCourier typeIndicates si

Seite 26 - Avalon-MM Interface

Chapter 1: Introduction 1–7Reset ControllerDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User Guide3. Finally, rx_ready is asserted

Seite 27

1–8 Chapter 1: IntroductionAvalon-MM PHY ManagementAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationAvalon-MM PHY ManagementY

Seite 28

December 2010 Altera Corporation Altera Transceiver PHY IP Core User Guide2. Getting StartedThis chapter provides a general overview of the Altera IP

Seite 29 - Clocks, Reset, and Powerdown

2–2 Chapter 2: Getting StartedMegaWizard Plug-In Manager FlowAltera Transceiver PHY IP Core User Guide December 2010 Altera Corporation MegaWizard Pl

Seite 30

Chapter 2: Getting Started 2–3MegaWizard Plug-In Manager FlowDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User Guide3. To select a

Seite 31 - Table 3–12. Clock Signals

2–4 Chapter 2: Getting StartedMegaWizard Plug-In Manager FlowAltera Transceiver PHY IP Core User Guide December 2010 Altera Corporation8. Click Yes if

Seite 32 - TimeQuest Timing Constraints

December 2010 Altera Corporation Altera Transceiver PHY IP Core User Guide3. 10GBASE-R PHY IP CoreThe Altera 10GBASE-R PHY IP core implements the func

Seite 33

Altera Transceiver PHY IP Core User Guide December 2010 Altera CorporationCopyright © 2010 Altera Corporation. All rights reserved. Altera, The Progra

Seite 34

3–2 Chapter 3: 10GBASE-R PHY IP CoreAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationTo make most effective use of this soft

Seite 35 - 4. XAUI PHY IP Core

Chapter 3: 10GBASE-R PHY IP Core 3–3Release InformationDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideRelease InformationTa

Seite 36

3–4 Chapter 3: 10GBASE-R PHY IP CorePerformance and Resource UtilizationAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationPerf

Seite 37

Chapter 3: 10GBASE-R PHY IP Core 3–5InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideInterfacesFigure 3–3 illustrat

Seite 38 - Configurations

3–6 Chapter 3: 10GBASE-R PHY IP CoreInterfacesAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationSDR XGMII TX InterfaceTable 3–

Seite 39

Chapter 3: 10GBASE-R PHY IP Core 3–7InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideSDR XGMII RX InterfaceTable 3–

Seite 40

3–8 Chapter 3: 10GBASE-R PHY IP CoreInterfacesAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationAvalon-MM InterfaceThe Avalon-

Seite 41

Chapter 3: 10GBASE-R PHY IP Core 3–9InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideRegister DescriptionsTable 3–1

Seite 42

3–10 Chapter 3: 10GBASE-R PHY IP CoreInterfacesAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationPMA Channel Control and Statu

Seite 43

Chapter 3: 10GBASE-R PHY IP Core 3–11InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideStatus InterfaceTable 3–11 de

Seite 44

December 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideContentsChapter 1. IntroductionPCS . . . . . . . . . . . . . . . . . . . . .

Seite 45

3–12 Chapter 3: 10GBASE-R PHY IP CoreInterfacesAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationWhen connected to the hard PM

Seite 46

Chapter 3: 10GBASE-R PHY IP Core 3–13InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideFigure 3–5 illustrates the cl

Seite 47

3–14 Chapter 3: 10GBASE-R PHY IP CoreTimeQuest Timing ConstraintsAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationSerial Inte

Seite 48 - (Optional)

Chapter 3: 10GBASE-R PHY IP Core 3–15TimeQuest Timing ConstraintsDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideExample 3–1

Seite 49 - ■ 0–disables serial loopback

3–16 Chapter 3: 10GBASE-R PHY IP CoreTimeQuest Timing ConstraintsAltera Transceiver PHY IP Core User Guide December 2010 Altera Corporation1 This .sdc

Seite 50

December 2010 Altera Corporation Altera Transceiver PHY IP Core User Guide4. XAUI PHY IP CoreThe Altera XAUI PHY IP core implements the IEEE 802.3 Cla

Seite 51

4–2 Chapter 4: XAUI PHY IP CoreDevice Family SupportAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationDevice Family SupportIP

Seite 52

Chapter 4: XAUI PHY IP Core 4–3Parameter SettingsDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideParameter SettingsTo config

Seite 53 - 5. Interlaken PHY IP Core

4–4 Chapter 4: XAUI PHY IP CoreConfigurationsAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationFor a description of the PMA an

Seite 54

Chapter 4: XAUI PHY IP Core 4–5InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideInterfacesFigure 4–3 illustrates th

Seite 55 - Interface

iv ContentsAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationChapter 5. Interlaken PHY IP CoreDevice Family Support . . . . .

Seite 56 - Avalon-ST TX Interface

4–6 Chapter 4: XAUI PHY IP CoreInterfacesAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationFigure 4–4 illustrates the top-leve

Seite 57 - Avalon-ST RX Interface

Chapter 4: XAUI PHY IP Core 4–7InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideThis interface runs at 156.25 MHz i

Seite 58

4–8 Chapter 4: XAUI PHY IP CoreInterfacesAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationAvalon-MM InterfaceThe Avalon-MM PH

Seite 59

Chapter 4: XAUI PHY IP Core 4–9InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User Guide0x042 [1:0]Wreset_control (write)Wr

Seite 60 - TX and RX Serial Interface

4–10 Chapter 4: XAUI PHY IP CoreInterfacesAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationXAUI PCS0x081[31:2] — Reserved —[1

Seite 61 - Optional Clocks for Deskew

Chapter 4: XAUI PHY IP Core 4–11InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User Guide0x086[31:8] — Reserved —[7:4]R, st

Seite 62 - ■ The name of your testbench

4–12 Chapter 4: XAUI PHY IP CoreInterfacesAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationTransceiver Serial Data InterfaceT

Seite 63 - Simulation Testbench

Chapter 4: XAUI PHY IP Core 4–13InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideClocks, Reset, and PowerdownFigure

Seite 64

4–14 Chapter 4: XAUI PHY IP CoreInterfacesAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationPMA Channel ControllerTable 4–13 d

Seite 65

Chapter 4: XAUI PHY IP Core 4–15InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuidePMA Control and Status Interface S

Seite 66 - Resource Utilization

Contents vDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideAvalon-ST TX and RX Data Interface to the MAC . . . . . . . . .

Seite 67

4–16 Chapter 4: XAUI PHY IP CoreTimeQuest Timing ConstraintsAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationTimeQuest Timing

Seite 68

Chapter 4: XAUI PHY IP Core 4–17TimeQuest Timing ConstraintsDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User Guide1 This .sdc file

Seite 69 - Hard PCS and PMA

4–18 Chapter 4: XAUI PHY IP CoreTimeQuest Timing ConstraintsAltera Transceiver PHY IP Core User Guide December 2010 Altera Corporation

Seite 70 - PHY Management Signals

December 2010 Altera Corporation Altera Transceiver PHY IP Core User Guide5. Interlaken PHY IP CoreInterlaken is a high speed serial communication pro

Seite 71

5–2 Chapter 5: Interlaken PHY IP CoreDevice Family SupportAltera Transceiver PHY IP Core User Guide December 2010 Altera Corporationf For more detaile

Seite 72

Chapter 5: Interlaken PHY IP Core 5–3InterfaceDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideInterfaceFigure 5–2 illustrate

Seite 73 - ■ 1'b1: -3.5 dB

5–4 Chapter 5: Interlaken PHY IP CoreInterfaceAltera Transceiver PHY IP Core User Guide December 2010 Altera Corporationf For more information about _

Seite 74 - Note to Table 6–8:

Chapter 5: Interlaken PHY IP Core 5–5InterfaceDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideAvalon-ST RX InterfaceTable 5–

Seite 75 - Transceiver Serial Interface

5–6 Chapter 5: Interlaken PHY IP CoreInterfaceAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationAvalon Memory-Mapped (Avalon-M

Seite 76 - Simulation

Chapter 5: Interlaken PHY IP Core 5–7InterfaceDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User Guide0x044[31:4,0] RWreset_fine_con

Seite 77

vi ContentsAltera Transceiver PHY IP Core User Guide December 2010 Altera Corporation

Seite 78

5–8 Chapter 5: Interlaken PHY IP CoreInterfaceAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationPLL InterfaceTable 5–9 describ

Seite 79 - 7. Custom PHY IP Core

Chapter 5: Interlaken PHY IP Core 5–9Simulation TestbenchDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideOptional Clocks for

Seite 80 - General Options

5–10 Chapter 5: Interlaken PHY IP CoreSimulation TestbenchAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationBoth the Verilog a

Seite 81

Chapter 5: Interlaken PHY IP Core 5–11Simulation TestbenchDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideExample 5–1. Testb

Seite 82 - 8B/10B Encoder and Decoder

5–12 Chapter 5: Interlaken PHY IP CoreSimulation TestbenchAltera Transceiver PHY IP Core User Guide December 2010 Altera Corporation

Seite 83 - Word Alignment

December 2010 Altera Corporation Altera Transceiver PHY IP Core User Guide6. PCI Express PHY (PIPE) IP CoreThe Altera PCI Express PHY (PIPE) IP core i

Seite 84 - Rate Match FIFO

6–2 Chapter 6: PCI Express PHY (PIPE) IP CoreResource UtilizationAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationResource Ut

Seite 85 - Byte Ordering

Chapter 6: PCI Express PHY (PIPE) IP Core 6–3InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideInterfacesFigure 6–2

Seite 86

6–4 Chapter 6: PCI Express PHY (PIPE) IP CoreInterfacesAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationAvalon-ST TX Input Da

Seite 87

Chapter 6: PCI Express PHY (PIPE) IP Core 6–5InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideFigure 6–3 illustrate

Seite 88 - Custom PHY IP Core

December 2010 Altera Corporation Altera Transceiver PHY IP Core User Guide1. IntroductionThe Altera® Transceiver PHY IP Core User Guide describes the

Seite 89

6–6 Chapter 6: PCI Express PHY (PIPE) IP CoreInterfacesAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationPHY Management Signal

Seite 90

Chapter 6: PCI Express PHY (PIPE) IP Core 6–7InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User Guide0x044[31:4,0] RWreset

Seite 91 - Clock Interface

6–8 Chapter 6: PCI Express PHY (PIPE) IP CoreInterfacesAltera Transceiver PHY IP Core User Guide December 2010 Altera Corporation0x081[31:6] R Reserve

Seite 92 - Optional Status Signals

Chapter 6: PCI Express PHY (PIPE) IP Core 6–9InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuidePIPE InterfaceTable 6

Seite 93 - Note to Table 7–14:

6–10 Chapter 6: PCI Express PHY (PIPE) IP CoreInterfacesAltera Transceiver PHY IP Core User Guide December 2010 Altera Corporationpipe_txcomplianceSin

Seite 94

Chapter 6: PCI Express PHY (PIPE) IP Core 6–11InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideFigure 6–4 illustrat

Seite 95 - 8. Low Latency PHY IP Core

6–12 Chapter 6: PCI Express PHY (PIPE) IP CoreSimulationAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationSimulation When you

Seite 96

Chapter 6: PCI Express PHY (PIPE) IP Core 6–13SimulationDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideExample 6–1 shows th

Seite 97

6–14 Chapter 6: PCI Express PHY (PIPE) IP CoreSimulationAltera Transceiver PHY IP Core User Guide December 2010 Altera Corporation

Seite 98 - Note to Table 8–3:

December 2010 Altera Corporation Altera Transceiver PHY IP Core User Guide7. Custom PHY IP CoreThe Altera Custom PHY IP core is a generic PHY that you

Seite 99 - ■ 4–12 dB

1–2 Chapter 1: IntroductionAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationFigure 1–1 illustrates the top level modules that

Seite 100 - PMA and Light-Weight PCS

7–2 Chapter 7: Custom PHY IP CorePerformance and Resource UtilizationAltera Transceiver PHY IP Core User Guide December 2010 Altera Corporation Preli

Seite 101 - Register Descriptions

Chapter 7: Custom PHY IP Core 7–3Parameter SettingsDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideFigure 7–2 shows the top-

Seite 102 - Optional Status Interface

7–4 Chapter 7: Custom PHY IP CoreParameter SettingsAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationFigure 7–3 shows the top-

Seite 103 - Controller

Chapter 7: Custom PHY IP Core 7–5Parameter SettingsDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideWord AlignmentThe word al

Seite 104

7–6 Chapter 7: Custom PHY IP CoreParameter SettingsAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationTable 7–5 provides more i

Seite 105

Chapter 7: Custom PHY IP Core 7–7Parameter SettingsDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideIf you enable the rate ma

Seite 106

7–8 Chapter 7: Custom PHY IP CoreInterfacesAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationTable 7–8 lists the Datapath opti

Seite 107 - Parameter Differences

Chapter 7: Custom PHY IP Core 7–9InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User Guide1 The block diagram shown in the

Seite 108 - Port Differences

7–10 Chapter 7: Custom PHY IP CoreInterfacesAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationAvalon-MM PHY Management Interfa

Seite 109 - XAUI PHY

Chapter 7: Custom PHY IP Core 7–11InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuidePHY Management SignalsTable 7–11

Seite 110

Chapter 1: Introduction 1–3PCSDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideThe following sections provide a brief introdu

Seite 111

7–12 Chapter 7: Custom PHY IP CoreInterfacesAltera Transceiver PHY IP Core User Guide December 2010 Altera Corporation0x044[31:4,0] RWreset_fine_contr

Seite 112 - PCI Express PHY (PIPE)

Chapter 7: Custom PHY IP Core 7–13InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideClock InterfaceTable 7–13 descri

Seite 113 - Note to Table 10–4:

7–14 Chapter 7: Custom PHY IP CoreInterfacesAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationTransceiver Serial Data Interfac

Seite 114

Chapter 7: Custom PHY IP Core 7–15InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideDynamic Partial Reconfiguration

Seite 115

7–16 Chapter 7: Custom PHY IP CoreInterfacesAltera Transceiver PHY IP Core User Guide December 2010 Altera Corporation

Seite 116 - Custom PHY

December 2010 Altera Corporation Altera Transceiver PHY IP Core User Guide8. Low Latency PHY IP CoreThe Altera Low Latency IP core receives and transm

Seite 117 - Additional Information

8–2 Chapter 8: Low Latency PHY IP CoreDevice Family SupportAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationDevice Family Sup

Seite 118 - Revision History

Chapter 8: Low Latency PHY IP Core 8–3Parameter SettingsDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideThe parameters on th

Seite 119 - ■ Initial release

8–4 Chapter 8: Low Latency PHY IP CoreParameter SettingsAltera Transceiver PHY IP Core User Guide December 2010 Altera CorporationTable 8–4 describes

Seite 120 - Typographic Conventions

Chapter 8: Low Latency PHY IP Core 8–5InterfacesDecember 2010 Altera Corporation Altera Transceiver PHY IP Core User GuideInterfacesFigure 8–2 illustr

Kommentare zu diesen Handbüchern

Keine Kommentare