Altera UG-01080 Betriebsanweisung Seite 167

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 484
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 166
Chapter 8: PHY IP Core for PCI Express (PIPE) 8–15
Register Interface and Register Descriptions
November 2012 Altera Corporation Altera Transceiver PHY IP Core
User Guide
Reset Controls –Manual Mode
0x044
[31:0] RW
reset_fine_control
You can use the
reset_fine_control
register to create
your own reset sequence. The reset control module,
illustrated in Transceiver PHY Top-Level Modules,
performs a standard reset sequence at power on and
whenever the
phy_mgmt_clk_reset
is asserted. Bits
[31:4, 0] are reserved.
[31:4] RW
Reserved
It is safe to write 0s to reserved bits.
[3] RW
reset_rx_digital
Writing a 1 causes the RX digital reset signal to be
asserted, resetting the RX digital channels enabled in
reset_ch_bitmask. You must write a 0 to clear the
reset condition.
[2] RW
reset_rx_analog
Writing a 1 causes the internal RX digital reset signal to
be asserted, resetting the RX analog logic of all channels
enabled in reset_ch_bitmask. You must write a 0 to
clear the reset condition.
[1] RW
reset_tx_digital
Writing a 1 causes the internal TX digital reset signal to be
asserted, resetting all channels enabled in
reset_ch_bitmask. You must write a 0 to clear the
reset condition.
Refer to Timing Constraints for Reset Signals when Using
Bonded PCS Channels for a SDC constraint you must
include in your design.
[0] RW
pll_powerdown
Writing a 1 causes the internal TX PLL to powerdown. If
you reset the transceiver, you must assert
pll_powerdown
by writing a 1 to this register and then
writing a 0 after 1
s.
PMA Control and Status Registers
0x061 [31:0] RW
phy
_
serial
_
loopback
Writing a 1 to channel <
n
> puts channel <
n
> in serial
loopback mode.
0x063 [31:0] R
pma_rx_signaldetect
When channel <n> =1, indicates that receive circuit for
channel <n> senses the specified voltage exists at the RX
input buffer. This option is only operational for the PCI
Express PHY IP Core.
0x064 [31:0] RW
pma_rx_set_locktodata
When set, programs the RX CDR PLL to lock to the
incoming data. Bit <n> corresponds to channel <n>.
0x065 [31:0] RW
pma_rx_set_locktoref
When set, programs the RX CDR PLL to lock to the
reference clock. Bit <n> corresponds to channel <n>.
0x066 [31:0] R
pma_rx_is_lockedtodata
When asserted, indicates that the RX CDR PLL is locked
to the RX data, and that the RX CDR has changed from
LTR to LTD mode. Bit <n> corresponds to channel <n>.
00x067 [31:0] R
pma_rx_is_lockedtoref
When asserted, indicates that the RX CDR PLL is locked
to the reference clock. Bit <n> corresponds to channel
<n>.
Table 8–11. PCI Express PHY (PIPE) IP Core Registers (Part 2 of 4)
Word
Addr
Bits R/W Register Name Description
Seitenansicht 166
1 2 ... 162 163 164 165 166 167 168 169 170 171 172 ... 483 484

Kommentare zu diesen Handbüchern

Keine Kommentare