
Chapter 6: XAUI PHY IP Core 6–3
Performance and Resource Utilization for Stratix IV Devices
November 2012 Altera Corporation Altera Transceiver PHY IP Core
User Guide
Performance and Resource Utilization for Stratix IV Devices
Table 6–3 shows the typical expected device resource utilization for different
configurations using the current version of the Quartus II software targeting a
Stratix IV GX (EP4SG230KF40C2ES) device. The numbers of combinational ALUTs,
logic registers, and memory bits are rounded to the nearest 100.
Performance and Resource Utilization for Arria V GZ and Stratix V
Devices
For the Arria V GZ (5AGZME5K2F40C3) device, the XAUI PHY uses 1% of ALMs and
less than 1% of M20K memory, primary and secondary logic registers. Resource
utilization is similar for Stratix V devices.
Parameterizing the XAUI PHY
Complete the following steps to configure the XAUI PHY IP Core in the MegaWizard
Plug-In Manager:
1. For Which device family will you be using?, select Arria II GX, Arria V,
Arria V GZ, Cyclone IV GX, Cyclone V, HardCopy IV, Stratix IV, or Stratix V.
2. Click Installed Plug-Ins > Interfaces > Ethernet> XAUI PHY v12.1.
3. Use the tabs on the MegaWizard Plug-In Manager to select the options required
for the protocol.
4. Refer the following topics to learn more about the parameters:
a. General Parameters
b. Analog Parameters
c. Advanced Options Parameters
5. Click Finish to generate your customized XAUI PHY IP Core.
Table 6–3. XAUI PHY Performance and Resource Utilization—Stratix IV GX Device
Implementation
Number of 3.125
Gbps Channels
Combinational
ALUTs
Dedicated Logic
Registers
Memory Bits
Soft XAUI 4 4500 3200 5100
Hard XAUI 4 2000 1300 0
Kommentare zu diesen Handbüchern