Altera UG-01080 Betriebsanweisung Seite 428

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 484
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 427
16–50 Chapter 16: Transceiver Reconfiguration Controller IP Core
Loopback Modes
Altera Transceiver PHY IP Core November 2012 Altera Corporation
User Guide
Figure 16–15 shows the datapath for serial loopback. The data from the FPGA fabric
passes through the TX channel and is looped back to the RX channel, bypassing the
RX buffer. The received data is available to the FPGA fabric for verification. Using the
serial loopback option, you can check the operation of all enabled PCS and PMA
functional blocks in the TX and RX channels. When serial loopback is enabled, the TX
channel sends the data to both the
tx_serial_data
output port and the RX channel.
Figure 16–15. Serial Loopback
Tx PCS
Rx PCS
FPGA
Fabric
Tx PMA
tx_dataout
Serializer
Rx PMA
Serial
loopback
De-
serializer
To FPGA fabric
for verication
Transceiver
Seitenansicht 427
1 2 ... 423 424 425 426 427 428 429 430 431 432 433 ... 483 484

Kommentare zu diesen Handbüchern

Keine Kommentare