Altera Arria 10 Avalon-MM Bedienungsanleitung Seite 161

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 212
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 160
Offset in BFM
Shared Memory
Value Description
DW2 0x928 10 BFM shared memory data buffer 1 upper address value
DW3 0x92c 0x10900 BFM shared memory data buffer 1 lower address value
Data
Buffer 1
0x10900 Increment by 1
from 0xBBBB_
0001
Data content in the BFM shared memory from address:
0x10900
Table 14-8: Read Descriptor 2
Offset in BFM
Shared Memory
Value Description
DW0 0x930 644 Transfer length in dwords and control bits as described in on
page 18–15
DW1 0x934 0 Endpoint address value
DW2 0x938 0 BFM shared memory upper address value
DW3 0x93c 0x20EF0 BFM shared memory lower address value
Data
Buffer 2
0x20EF0 Increment by 1
from 0xCCCC_
0001
Data content in the BFM shared memory from address:
0x20EF0
2. Sets up the chaining DMA descriptor header and starts the transfer data from the BFM shared memory
to the Endpoint memory by calling the procedure dma_set_header which writes four dwords,
DW0:DW3 into the DMA read register module.
Table 14-9: DMA Control Register Setup for DMA Read
Offset in DMA Control
Registers (BAR2)
Value Description
DW0 0x0 3 Number of descriptors
and control bits as
described in Chaining
DMA Control Register
Definitions.
DW1 0x14 0 BFM shared memory
upper address value
DW2 0x18 0x900 BFM shared memory
lower address value
UG-01145_avmm
2015.05.14
DMA Read Cycles
14-11
Avalon-MM Testbench and Design Example
Altera Corporation
Send Feedback
Seitenansicht 160
1 2 ... 156 157 158 159 160 161 162 163 164 165 166 ... 211 212

Kommentare zu diesen Handbüchern

Keine Kommentare