
A–24 Altera Corporation
HardCopy II Clock Uncertainty Calculator User Guide
Inter-Clock Domain with Cascaded PLLs
Figure A–25 shows an example of a clock-pair = CLK9 to CLK7
Figure A–25. Inter-Clock Domain with Two Independent Clocks and Cascaded PLLs on the Destination Clock
Table A–25 shows input of the PLL index for Figure A–25, with respect to
the source and destination clocks.
INBUF2
PLL11
Source
Clock
Source
Register
Destinatio
Register
CLK5
CLK7
PLL10
INBUF4
Destination
Clock
CLK9
Table A–25. Location of Input PLLs
Source Clock Destination Clock
1st PLL 2nd PLL 1st PLL 2nd PLL
0 — 10 11
Kommentare zu diesen Handbüchern