
Altera Corporation A–19
HardCopy II Clock Uncertainty Calculator User Guide
Figure A–20 shows an example of a clock-pair= CLK7 to CLK8
Figure A–20. Inter-Clock Domain with Cascaded PLLs and One PLL Shared and the Second PLL on the
Source Clock
Table A–20 shows input of the PLL index for Figure A–20, with respect to
the source and destination clocks.
INBUF
CLK5
CLK8
Source
Clock
Destination
Clock
Source
Regist
Destination
Register
PLL3 PLL2
CLK7
Table A–20. Location of Input PLLs
Source Clock Destination Clock
1st PLL 2nd PLL 1st PLL 2nd PLL
323—
Kommentare zu diesen Handbüchern