Altera HardCopy II Clock Uncertainty Calculator Bedienungsanleitung Seite 48

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 62
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 47
A–16 Altera Corporation
HardCopy II Clock Uncertainty Calculator User Guide
Inter-Clock Domain with Cascaded PLLs
Inter-Clock
Domain with
Cascaded PLLs
This section provides clock transfer examples for an inter-clock domain
with cascaded PLLs.
Figure A–17 shows an example of a clock-pair = CLK7 to CLK9
Figure A–17. Inter-Clock Domain with Cascaded PLLs on Destination Clock
Table A–17 shows input of the PLL index for Figure A–17, with respect to
the source and destination clocks.
INBUF
PLL3
PLL5
CLK7
CLK9
Source
Clock
Destination
Clock
Source
Regist
er
Destination
Register
CLK2
Table A–17. Location of Input PLLs
Source Clock Destination Clock
1st PLL 2nd PLL 1st PLL 2nd PLL
0—35
Seitenansicht 47
1 2 ... 43 44 45 46 47 48 49 50 51 52 53 ... 61 62

Kommentare zu diesen Handbüchern

Keine Kommentare