
Memory
(M20K Blocks/ MLAB
Bits)
Logic
Registers
Combina-
tional ALUTs
FIFO Buffer
Size (Bits)
SettingsMegaCore
Function
60/245764836535303—
MII/GMII All MAC options
enabled
12-port 10/
100/1000-
Mbps
Ethernet
MAC
120/491529609270079—24-port 10/
100/1000-
Mbps
Ethernet
MAC
0/0786614—1000BASE-X
1000BASE-
X/SGMII
PCS
0/4801160839—1000BASE-X SGMII bridge
enabled
0/4801250857—1000BASE-X SGMII bridge
enabled PMA block (LVDS_IO)
5/220819912203—1000BASE-X SGMII bridge
enabled PMA block (GXB)
(reconfig controller has been
compiled together with
1000BASE-X SGMII bridge
enabled PMA block (GXB))
Combinational ALUTs =1441,
Logic Registers = 903 and
Memory(M20K Block/MLAB
Bits) = 4/~2048
16/1248613243062048×32All MAC options enabled SGMII
bridge enabled
10/100/
1000-Mbps
Ethernet
MAC and
1000BASE-
X/SGMII
PCS
4/1536531850620Default MAC option SGMII
bridge enabled IEEE 1588v2
feature enabled
Release Information
Table 1-6: Triple-Speed Ethernet MegaCore Function Release Information
DescriptionItem
14.0Version
June 2014Release Date
Altera Corporation
About This MegaCore Function
Send Feedback
1-11
Release Information
UG-01008
2014.06.30
Kommentare zu diesen Handbüchern