
Memory
(M9K Blocks/ M144K
Blocks/MLAB Bits)
Logic
Registers
Combina-
tional ALUTs
FIFO Buffer
Size (Bits)
SettingsMegaCore
Function
0/0/336433952721—
MII/GMII Full and half-duplex
modes supported
10/100/
1000-Mbps
Ethernet
MAC
8/0/3620397732012048x8
12/1/3364442533452048x32
12/1/2084399431252048x32MII/GMII All MAC options
enabled
12/1/2084402131332048x32RGMII All MAC options enabled
0/0/250083437227215—
MII/GMII All MAC options
enabled
12-port 10/
100/1000-
Mbps
Ethernet
MAC
0/0/500166840454123—24-port 10/
100/1000-
Mbps
Ethernet
MAC
0/0/0661624—1000BASE-X
1000BASE-
X/SGMII
PCS
2/0/0986808—1000BASE-X SGMII bridge
enabled
2/0/01057819—1000BASE-X SGMII bridge
enabled PMA block (LVDS_IO)
1/0/16012121189—1000BASE-X SGMII bridge
enabled PMA block (GXB)
14/1/2084495039712048×32All MAC options enabled SGMII
bridge enabled
10/100/
1000-Mbps
Ethernet
MAC and
1000BASE-
X/SGMII
PCS
Table 1-4: Cyclone IV GX Performance and Resource Utilization
The estimated resource utilization and performance of the Triple Speed Ethernet MegaCore function for the Cyclone
IV device family. The estimates are obtained by compiling the Triple-Speed Ethernet MegaCore function using the
Quartus II software targeting a Cyclone IV GX (EP4CGX150DF27C7) device with speed grade -7.
Memory
(M9K Blocks/ Mi44K
Blocks/ MLAB Bits)
Logic
Registers
Logic
Elements
FIFO Buffer
Size (Bits)
SettingsMegaCore
Function
24/0/0169921612048x32RGMII Only full-duplex mode
supported
1000-Mbps
Small MAC
Altera Corporation
About This MegaCore Function
Send Feedback
1-9
Performance and Resource Utilization
UG-01008
2014.06.30
Kommentare zu diesen Handbüchern