Many
Manuals
search
Kategorien
Marken
Startseite
Altera
Software
UG-01080
Betriebsanweisung
Altera UG-01080 Betriebsanweisung Seite 6
Herunterladen
Teilen
Teilen
Zu meinen Handbüchern hinzufügen
Drucken
Seite
/
120
Inhaltsverzeichnis
LESEZEICHEN
Bewertet
.
/ 5. Basierend auf
Kundenbewertungen
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
vi
Contents
Altera Transceiv
er PHY IP Core User
Guide
December 2010
Al
tera Corporation
1
2
3
4
5
6
7
8
9
10
11
...
119
120
User Guide
1
Contents
3
Chapter 7. Custom PHY IP Core
4
1. Introduction
7
PHY - Stratix V
8
Reset Controller
9
Transceiver
10
Channel PLL
10
Figure 1–4
12
Note to Table 1–2:
12
Transceiver PHY
13
Avalon-MM PHY Management
14
Serial Loopback
14
Unsupported Features
14
2. Getting Started
15
Specifying Parameters
16
Simulate the IP Core
18
3. 10GBASE-R PHY IP Core
19
Stratix V FPGA
20
Release Information
21
Device Family Support
21
Parameter Settings
22
Interfaces
23
SDR XGMII TX Interface
24
SDR XGMII RX Interface
25
Avalon-MM Interface
26
Status Interface
29
Clocks, Reset, and Powerdown
29
Table 3–12. Clock Signals
31
TimeQuest Timing Constraints
32
4. XAUI PHY IP Core
35
Configurations
38
PMA Channel Controller
48
(Optional)
48
■ 1–enables serial loopback
49
■ 0–disables serial loopback
49
5. Interlaken PHY IP Core
53
Interface
55
Avalon-ST TX Interface
56
Avalon-ST RX Interface
57
PLL Interface
60
TX and RX Serial Interface
60
Optional Clocks for Deskew
61
■ The simulation language
62
■ The name of your testbench
62
Simulation Testbench
63
Resource Utilization
66
PCI Express PIPE
69
Hard PCS and PMA
69
PHY Management Signals
70
PIPE Interface
73
■ 1'b0: -6 dB
73
■ 1'b1: -3.5 dB
73
Note to Table 6–8:
74
Transceiver Serial Interface
75
Simulation
76
7. Custom PHY IP Core
79
General Options
80
8B/10B Encoder and Decoder
82
Word Alignment
83
Rate Match FIFO
84
Byte Ordering
85
Custom PHY PCS and PMA
88
Custom PHY IP Core
88
Clock Interface
91
Optional Status Signals
92
Note to Table 7–14:
93
8. Low Latency PHY IP Core
95
Note to Table 8–3:
98
■ 0–0 dB
99
■ 1–3 dB
99
■ 2–6 dB
99
■ 3–9 dB
99
■ 4–12 dB
99
PMA and Light-Weight PCS
100
Register Descriptions
101
Serial Data Interface
102
Optional Status Interface
102
Controller
103
Parameter Differences
107
Port Differences
108
XAUI PHY
109
PCI Express PHY (PIPE)
112
Note to Table 10–4:
113
Custom PHY
116
Additional Information
117
Info–2 Additional Information
118
Revision History
118
■ Initial release
119
Info–4 Additional Information
120
Typographic Conventions
120
Kommentare zu diesen Handbüchern
Keine Kommentare
Publish
Verwandte Produkte und Handbücher für Software Altera UG-01080
Software Altera DE2-115 Betriebsanweisung
(107 Seiten)
Software Altera UG-01080 Betriebsanweisung
(484 Seiten)
Dokument drucken
Seite drucken 6
Kommentare zu diesen Handbüchern