Altera Stratix V Avalon-ST Bedienungsanleitung Seite 113

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 158
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 112
coreclkout_hip
Table 6-3: Application Layer Clock Frequency for All Combinations of Link Width, Data Rate and
Application Layer Interface Widths
The coreclkout_hip signal is derived from pclk. The following table lists frequencies for coreclkout_hip,
which are a function of the link width, data rate, and the width of the Application Layer to Transaction Layer
interface. The frequencies and widths specified in this table are maintained throughout operation. If the link
downtrains to a lesser link width or changes to a different maximum link rate, it maintains the frequencies it was
originally configured for as specified in this table. (The Hard IP throttles the interface to achieve a lower
throughput.)
Link Width Max Link Rate Avalon Interface Width coreclkout_hip
×8 Gen1 128 125 MHz
×4 Gen2 128 125 MHz
×8 Gen2 128 250 MHz
×8 Gen2 256 125 MHz
×2 Gen3 128 125 MHz
×4 Gen3 128 250 MHz
×4 Gen3 256 125 MHz
×8 Gen3 256 250 MHz
pld_clk
coreclkout_hip can drive the Application Layer clock along with the pld_clk input to the IP core. The
pld_clk can optionally be sourced by a different clock than coreclkout_hip. The pld_clk minimum
frequency cannot be lower than the coreclkout_hip frequency. Based on specific Application Layer
constraints, a PLL can be used to derive the desired frequency.
Note:
For Gen3, Altera recommends using a common reference clock (0 ppm) because when using
separate reference clocks (non 0 ppm), the PCS occasionally must insert SKP symbols, potentially
causing the PCIe link to go to recovery. Gen1 or Gen2 modes are not affected by this issue. Systems
using the common reference clock (0 ppm) are not affected by this issue. The primary repercussion
of this issue is a slight decrease in bandwidth. On Gen3 x8 systems, this bandwidth impact is
negligible. If non 0 ppm mode is required, so that separate reference clocks are used, please contact
Altera for further information and guidance.
UG-01097_sriov
2014.12.15
coreclkout_hip
6-7
Reset and Clocks
Altera Corporation
Send Feedback
Seitenansicht 112
1 2 ... 108 109 110 111 112 113 114 115 116 117 118 ... 157 158

Kommentare zu diesen Handbüchern

Keine Kommentare