Altera 10-Gbps Ethernet MAC MegaCore Function Bedienungsanleitung Seite 11

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 175
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 10
Chapter 1: About This IP Core 1–5
Performance and Resource Utilization
February 2014 Altera Corporation 10-Gbps Ethernet MAC MegaCore Function User Guide
Table 15 provides the estimated performance and resource utilization of the
10GbE MAC for the Stratix IV device family. The estimates are obtained by compiling
the 10GbE MAC with the Quartus II software targeting a Stratix IV GX
(EP4SGX70HF35C2) device with speed grade –2.
Table 16 provides the estimated performance and resource utilization of the
10GbE MAC for the Cyclone V device family. The estimates are obtained by compiling
the 10GbE MAC with the Quartus II software targeting a Cyclone V GX
(5CGXFC7D6F31C6) device with speed grade –6.
Table 17 provides the estimated performance and resource utilization of the
10GbE MAC for the Stratix V device family. The estimates are obtained by compiling
the 10GbE MAC with the Quartus II software targeting a Stratix V GX
(5SGXEA7H3F35C3) device with speed grade –3.
Table 1–5. Stratix IV Performance and Resource Utilization
Settings Combinational ALUTs Logic Registers Memory Block (M9K) f
MAX
(MHz)
All options disabled
1,954 3,157 0 >156.25
All options enabled with
memory-based statistics counters
5,684 8,349 7 >156.25
All options enabled with
register-based statistics counters
8,135 10,117 3 >156.25
Table 1–6. Cyclone V Performance and Resource Utilization
Settings Combinational ALUTs Logic Registers Memory Block (M10K) f
MAX
(MHz)
All options disabled
2,322 3,444 2 >156.25
All options enabled with
memory-based statistics counters
4,417 5,464 6 >156.25
All options enabled with
register-based statistics counters
6,867 7,113 2 >156.25
Table 1–7. Stratix V Performance and Resource Utilization for 10GbE MAC (Part 1 of 2)
Settings Combinational ALUTs
Dedicated Logic
Registers
Memory Block (M20K) f
MAX
(MHz)
All options disabled
2,001 3,077 0 >156.25
All options enabled with
memory-based statistics counters
5,772 8,197 7 >156.25
All options enabled with
register-based statistics counters
8,202 9,965 3 >156.25
Seitenansicht 10
1 2 ... 6 7 8 9 10 11 12 13 14 15 16 ... 174 175

Kommentare zu diesen Handbüchern

Keine Kommentare