Altera POS-PHY Level 4 IP Core Bedienungsanleitung

Stöbern Sie online oder laden Sie Bedienungsanleitung nach Messgeräte Altera POS-PHY Level 4 IP Core herunter. Altera POS-PHY Level 4 IP Core User Manual Benutzerhandbuch

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 142
  • Inhaltsverzeichnis
  • FEHLERBEHEBUNG
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 0
101 Innovation Drive
San Jose, CA 95134
www.altera.com
UG-IPPOSPHY4
User Guide
POS-PHY Level 4 IP Core
Document last updated for Altera Complete Design Suite version:
Document publication date:
14.1
December 2014
Subscribe
DecemberPOS-PHY Level 4 IP Core User Guide
c The POS-PHY Level 4 IP Core is scheduled for product obsolescence and discontinued
support as described in PDN1410. Therefore, Altera does not recommend use of this IP
in new designs. For more information about Altera’s current IP offering, refer to Altera’s
Intellectual Property website.
Seitenansicht 0
1 2 3 4 5 6 ... 141 142

Inhaltsverzeichnis

Seite 1 - POS-PHY Level 4 IP Core

101 Innovation DriveSan Jose, CA 95134www.altera.com UG-IPPOSPHY4 User GuidePOS-PHY Level 4 IP CoreDocument last updated for Altera Complete Design Su

Seite 2

1–8 Chapter 1: About This IP CoreInstalling and Licensing IP CoresPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporation

Seite 3 - 1. About This IP Core

6–2 Chapter 6: TestbenchReceiver Testbench DescriptionPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationThe testbench consists of thr

Seite 4

Chapter 6: Testbench 6–3Receiver Testbench ExamplesDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideThere are three pattern generati

Seite 5 - General Description

6–4 Chapter 6: TestbenchReceiver Testbench ExamplesPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporation1 To simulate errors using these

Seite 6 - Interfaces & Protocols

Chapter 6: Testbench 6–5Receiver Testbench ExamplesDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideTable 6–4 gives examples of how

Seite 7 - IP Core Verification

6–6 Chapter 6: TestbenchTransmitter Testbench DescriptionPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationTransmitter Testbench Desc

Seite 8

Chapter 6: Testbench 6–7Transmitter Testbench DescriptionDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideThe testbench consists of

Seite 9 - OpenCore Plus IP Evaluation

6–8 Chapter 6: TestbenchTransmitter Testbench DescriptionPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationWhen an error is asserted

Seite 10

December 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideA. Start-Up SequenceThis appendix applies to any SPI-4.2 transmitter and receiver p

Seite 11 - 2. Getting Started

A–2 Appendix A: Start-Up SequencePOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporation1 For a 32-bit transmitter IP core, no PLLs are us

Seite 12 - Using the Parameter Editor

Appendix A: Start-Up Sequence A–3TroubleshootingDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideTroubleshootingThis section provide

Seite 13 - Upgrading Outdated IP Cores

December 2014 Altera Corporation POS-PHY Level 4 IP Core User Guide2. Getting StartedDesign FlowFigure 2–1 shows the stages for creating a system with

Seite 14

A–4 Appendix A: Start-Up SequenceTroubleshootingPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporation1. The PLL locked signal is not ass

Seite 15 - Specify Parameters

Appendix A: Start-Up Sequence A–5TroubleshootingDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User Guidedata output, and the phase relation

Seite 16

A–6 Appendix A: Start-Up SequenceTroubleshootingPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporation

Seite 17 - Simulate the Design

December 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideB. Sharing PLLs for Multicore DesignsThis appendix explains how to share a PLL betw

Seite 18

B–2 Appendix B: Sharing PLLs for Multicore DesignsPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporation4. Open the transmitter’s LVDS pa

Seite 19

December 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideC. Optimum Frequency for rxsys_clkThe IP core’s protocol logic and all Atlantic FIF

Seite 20

C–2 Appendix C: Optimum Frequency for rxsys_clkPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationIf you increase the LVDS data rate t

Seite 21 - 3. Parameter Settings

December 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideD. Board DesignPin ConstraintsThe pinouts for the Stratix® GX, and Stratix device f

Seite 22 - LVDS Data Rate

D–2 Appendix D: Board DesignDesign for TestabilityPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationProbe PointsAltera recommends tha

Seite 23 - Buffer Mode

Appendix D: Board Design D–3Design for TestabilityDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideSPI-4.2 Status Interface tstat[1:

Seite 24 - Basic Parameters

2–2 Chapter 2: Getting StartedUsing the Parameter EditorPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporation Filter IP Catalog to Show

Seite 25 - Atlantic Interface Width

D–4 Appendix D: Board DesignDesign for TestabilityPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporation

Seite 26 - Optional Features

December 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideE. Programming the SPI-4.2 Calendar viathe Avalon Memory-Mapped InterfaceIntroducti

Seite 27 - Transmitter Options

E–2 Appendix E: Programming the SPI-4.2 Calendar via the Avalon Memory-Mapped InterfaceProgramming the SPI-4.2 CalendarPOS-PHY Level 4 IP Core User Gu

Seite 28 - Receiver Options

Appendix E: Programming the SPI-4.2 Calendar via the Avalon Memory-Mapped Interface E–3Programming the SPI-4.2 CalendarDecember 2014 Altera Corporatio

Seite 29 - Starving Satisfied Satisfied

E–4 Appendix E: Programming the SPI-4.2 Calendar via the Avalon Memory-Mapped InterfaceProgramming the SPI-4.2 CalendarPOS-PHY Level 4 IP Core User Gu

Seite 30 - FIFO RAM Blocks

December 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideF. Static and Dynamic Phase AlignmentThe SPI-4.2 standard specifies two mechanisms

Seite 31 - Note to Table 3–5:

F–2 Appendix F: Static and Dynamic Phase AlignmentDynamic AlignmentPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationDynamic Alignmen

Seite 32 - Protocol Parameters

Appendix F: Static and Dynamic Phase Alignment F–3Altera SolutionsDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideStatic AlignmentT

Seite 33

F–4 Appendix F: Static and Dynamic Phase AlignmentAC Timing AnalysisPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporationf For more info

Seite 34

Appendix F: Static and Dynamic Phase Alignment F–5AC Timing AnalysisDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User Guide1 The calculati

Seite 35

Chapter 2: Getting Started 2–3Upgrading Outdated IP CoresDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User Guide Generate testbench syste

Seite 36

F–6 Appendix F: Static and Dynamic Phase AlignmentAC Timing AnalysisPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporation

Seite 37

December 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideG. Conversion from v2.2.xIntroductionThe POS-PHY Level 4 IP core version 2.4.x and

Seite 38

G–2 Appendix G: Conversion from v2.2.xReceiver SignalsPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationTable G–1 shows the new v2.4.

Seite 39 - Block Description

Appendix G: Conversion from v2.2.x G–3Receiver SignalsDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User Guideerr_ry_msopN err_xx_msopIn ve

Seite 40

G–4 Appendix G: Conversion from v2.2.xTransmitter SignalsPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationTransmitter SignalsIn the

Seite 41 - ALTLVDS_RX IP Core

Appendix G: Conversion from v2.2.x G–5Transmitter SignalsDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideTable G–2 shows the new 2.

Seite 42 - Data Processor (rx_data_proc)

G–6 Appendix G: Conversion from v2.2.xTransmitter SignalsPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporationctl_ax_fth ctl_a0_txfthNo

Seite 43 - Atlantic Buffers

Appendix G: Conversion from v2.2.x G–7Transmitter SignalsDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User Guidectl_td_mb1 ctl_tc_txmb1No

Seite 44 - Individual Buffers

G–8 Appendix G: Conversion from v2.2.xTransmitter SignalsPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporation

Seite 45 - Status Processor

December 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideAdditional InformationThis chapter provides additional information about the docume

Seite 46 - Notes to Figure 4–3:

2–4 Chapter 2: Getting StartedUpgrading Outdated IP CoresPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporation1 File paths in a restored

Seite 47 - Note to Table 4–1:

Info–2 Additional InformationTypographic ConventionsPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationTypographic ConventionsThe foll

Seite 48 - Notes to Figure 4–4:

Additional Information Info–3Typographic ConventionsDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User Guidew A warning calls attention to

Seite 49 - Requirements for rxsys_clk

Info–4 Additional InformationTypographic ConventionsPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporation

Seite 50 - Error Flagging and Handling

Chapter 2: Getting Started 2–5Specify ParametersDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideSpecify ParametersTo specify the pa

Seite 51 - SPI-4.2 Protocol Errors

2–6 Chapter 2: Getting StartedFiles Generated for Altera IP Cores (Legacy Parameter Editor)POS-PHY Level 4 IP Core User Guide December 2014 Altera Cor

Seite 52

Chapter 2: Getting Started 2–7Simulate the DesignDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User Guide1. After you review the generation

Seite 53 - Notes to Table 4–3:

2–8 Chapter 2: Getting StartedSimulate the DesignPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporation2. In the simulator, change the wo

Seite 54 - DIP-4 Marking

Chapter 2: Getting Started 2–9Compile the Design and Program a DeviceDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User Guide9. In the New

Seite 55

POS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationCopyright © 2014 Altera Corporation. All rights reserved. Altera, The Programmable

Seite 56 - Notes to Figure 4–8:

2–10 Chapter 2: Getting StartedCompile the Design and Program a DevicePOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationAfter you hav

Seite 57

December 2014 Altera Corporation POS-PHY Level 4 IP Core User Guide3. Parameter SettingsYou customize the POS-PHY Level 4 IP core by specifying parame

Seite 58

3–2 Chapter 3: Parameter SettingsBasic ParametersPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationTable 3–1 shows the maximum LVDS d

Seite 59 - Missing SOP

Chapter 3: Parameter Settings 3–3Basic ParametersDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideIP Toolbench uses the LVDS data ra

Seite 60 - Missing EOP

3–4 Chapter 3: Parameter SettingsBasic ParametersPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationFor transmitters for individual bu

Seite 61

Chapter 3: Parameter Settings 3–5Basic ParametersDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideAtlantic FIFO Buffer ClockThe Atla

Seite 62 - Note to Table 4–7:

3–6 Chapter 3: Parameter SettingsOptional FeaturesPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationOptional FeaturesFigure 3–2 on pa

Seite 63 - Note to Table 4–9:

Chapter 3: Parameter Settings 3–7Optional FeaturesDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideThe missing SOP and missing EOP e

Seite 64

3–8 Chapter 3: Parameter SettingsOptional FeaturesPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationIf you turn on Ignore backpressur

Seite 65

Chapter 3: Parameter Settings 3–9Optional FeaturesDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideIt is normal during the normal da

Seite 66

December 2014 Altera Corporation POS-PHY Level 4 IP Core User Guide1. About This IP CoreThe Altera® POS-PHY Level 4 MegaCore® function is an IP core t

Seite 67

3–10 Chapter 3: Parameter SettingsOptional FeaturesPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporationf For more information, refer to

Seite 68 - Latency Information

Chapter 3: Parameter Settings 3–11Optional FeaturesDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideEach FIFO RAM block is implement

Seite 69

3–12 Chapter 3: Parameter SettingsProtocol ParametersPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationProtocol ParametersFigure 3–4

Seite 70

Chapter 3: Parameter Settings 3–13Protocol ParametersDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideTo be effective, the far-end s

Seite 71

3–14 Chapter 3: Parameter SettingsProtocol ParametersPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationEach calendar can have indepen

Seite 72

Chapter 3: Parameter Settings 3–15Protocol ParametersDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideFor the Training pattern repet

Seite 73

3–16 Chapter 3: Parameter SettingsProtocol ParametersPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationReceiver OptionsThe Almost emp

Seite 74 - Data Processor (tx_data_proc)

Chapter 3: Parameter Settings 3–17Protocol ParametersDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User Guide1 FTL must be greater than zer

Seite 75

3–18 Chapter 3: Parameter SettingsProtocol ParametersPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporation

Seite 76

December 2014 Altera Corporation POS-PHY Level 4 IP Core User Guide4. Functional Description—ReceiverThe POS-PHY Level 4 IP core consists of the main

Seite 77 - Status Bypass Port

1–2 Chapter 1: About This IP CoreFeaturesPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationTable 1–3 shows the level of support offer

Seite 78 - Clock Structure

4–2 Chapter 4: Functional Description—ReceiverBlock DescriptionPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationThis section describ

Seite 79 - Multiple Clock Domain

Chapter 4: Functional Description—Receiver 4–3Block DescriptionDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideIf the DPA parameter

Seite 80 - Notes to Figure 5–4:

4–4 Chapter 4: Functional Description—ReceiverBlock DescriptionPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationTo compensate for la

Seite 81

Chapter 4: Functional Description—Receiver 4–5Block DescriptionDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User Guide SOP8 violations. I

Seite 82

4–6 Chapter 4: Functional Description—ReceiverBlock DescriptionPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporation Buffer status inte

Seite 83

Chapter 4: Functional Description—Receiver 4–7Block DescriptionDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideThe advantage of the

Seite 84

4–8 Chapter 4: Functional Description—ReceiverBlock DescriptionPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationThe port number is p

Seite 85

Chapter 4: Functional Description—Receiver 4–9Clock StructureDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideThe FIFO buffer status

Seite 86

4–10 Chapter 4: Functional Description—ReceiverClock StructurePOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationIn multiple clock dom

Seite 87

Chapter 4: Functional Description—Receiver 4–11Clock StructureDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideIn 32-bit (quarter-ra

Seite 88 - Note to Table 5–5:

Chapter 1: About This IP Core 1–3General DescriptionDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User Guide Error detection and handling

Seite 89

4–12 Chapter 4: Functional Description—ReceiverReset StructurePOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationReset StructureBy def

Seite 90

Chapter 4: Functional Description—Receiver 4–13Error Flagging and HandlingDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideSPI-4.2 P

Seite 91

4–14 Chapter 4: Functional Description—ReceiverError Flagging and HandlingPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationReserved

Seite 92

Chapter 4: Functional Description—Receiver 4–15Error Flagging and HandlingDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideWhen you

Seite 93

4–16 Chapter 4: Functional Description—ReceiverError Flagging and HandlingPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationAfter the

Seite 94

Chapter 4: Functional Description—Receiver 4–17Error Flagging and HandlingDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideDIP-4 Out

Seite 95

4–18 Chapter 4: Functional Description—ReceiverError Flagging and HandlingPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationThe DIP-4

Seite 96

Chapter 4: Functional Description—Receiver 4–19Error Flagging and HandlingDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideTable 4–4

Seite 97

4–20 Chapter 4: Functional Description—ReceiverError Flagging and HandlingPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationThe Atlan

Seite 98

Chapter 4: Functional Description—Receiver 4–21Error Flagging and HandlingDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideMissing S

Seite 99 - 6. Testbench

1–4 Chapter 1: About This IP CoreGeneral DescriptionPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationInterfaces & ProtocolsThe f

Seite 100 - Receiver

4–22 Chapter 4: Functional Description—ReceiverError Flagging and HandlingPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationMissing E

Seite 101 - Receiver Testbench Examples

Chapter 4: Functional Description—Receiver 4–23SignalsDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideSignalsTable 4–5 through Tabl

Seite 102 - 6–4 Chapter 6: Testbench

4–24 Chapter 4: Functional Description—ReceiverSignalsPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationTable 4–7. Atlantic Receive I

Seite 103 - Chapter 6: Testbench 6–5

Chapter 4: Functional Description—Receiver 4–25SignalsDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User Guideerr_ry_fifo_oflwNOutputrxsys_

Seite 104 - 6–6 Chapter 6: Testbench

4–26 Chapter 4: Functional Description—ReceiverSignalsPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporationctl_ry_rsfrmInputrxsys_clkWhe

Seite 105 - Chapter 6: Testbench 6–7

Chapter 4: Functional Description—Receiver 4–27SignalsDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User Guiderav_clkInputrav_clkAvalon-MM

Seite 106 - 6–8 Chapter 6: Testbench

4–28 Chapter 4: Functional Description—ReceiverAvalon-MM Interface Register MapPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationAval

Seite 107 - A. Start-Up Sequence

Chapter 4: Functional Description—Receiver 4–29Avalon-MM Interface Register MapDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User Guide1 If

Seite 108

4–30 Chapter 4: Functional Description—ReceiverLatency InformationPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationLatency Informati

Seite 109 - Troubleshooting

Chapter 4: Functional Description—Receiver 4–31Latency InformationDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideTable 4–13 lists

Seite 110

Chapter 1: About This IP Core 1–5IP Core VerificationDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideIn this version of the POS-PHY

Seite 111 - Issues and Tips—Miscellaneous

4–32 Chapter 4: Functional Description—ReceiverLatency InformationPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporation

Seite 112

December 2014 Altera Corporation POS-PHY Level 4 IP Core User Guide5. Functional Description—TransmitterThe POS-PHY Level 4 IP core consists of the ma

Seite 113 - Shared PLL

5–2 Chapter 5: Functional Description—TransmitterBlock DescriptionPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationAtlantic BuffersT

Seite 114 - "<rx_pll>"

Chapter 5: Functional Description—Transmitter 5–3Block DescriptionDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideWhen the ignore b

Seite 115 - Note to Table C–1:

5–4 Chapter 5: Functional Description—TransmitterBlock DescriptionPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationAs data is transm

Seite 116

Chapter 5: Functional Description—Transmitter 5–5Block DescriptionDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideThe training sequ

Seite 117 - D. Board Design

5–6 Chapter 5: Functional Description—TransmitterBlock DescriptionPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationFor 32-bit (quart

Seite 118 - Probe Points

Chapter 5: Functional Description—Transmitter 5–7Block DescriptionDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideWhen the ignore b

Seite 119 - JTAG Scan Chain

5–8 Chapter 5: Functional Description—TransmitterClock StructurePOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationFigure 5–3 on page

Seite 120 - Design for Testability

Chapter 5: Functional Description—Transmitter 5–9Clock StructureDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideMultiple Clock Doma

Seite 121 - Introduction

1–6 Chapter 1: About This IP CorePerformance and Resource UtilizationPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporation Table 1–4. Pe

Seite 122

5–10 Chapter 5: Functional Description—TransmitterClock StructurePOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationFigure 5–4 on page

Seite 123

Chapter 5: Functional Description—Transmitter 5–11Reset StructureDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User Guide1 The SPI-4.2 tdcl

Seite 124

5–12 Chapter 5: Functional Description—TransmitterError Flagging and HandlingPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationA DIP-

Seite 125 - Static Alignment

Chapter 5: Functional Description—Transmitter 5–13Error Flagging and HandlingDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideThe st

Seite 126 - Altera Solutions

5–14 Chapter 5: Functional Description—TransmitterError Flagging and HandlingPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationTable

Seite 127 - Dynamic Phase Alignment (DPA)

Chapter 5: Functional Description—Transmitter 5–15Error Flagging and HandlingDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideIf a S

Seite 128 - AC Timing Analysis

5–16 Chapter 5: Functional Description—TransmitterSignalsPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationMissing EOPFigure 5–9 and

Seite 129 - Budgets

Chapter 5: Functional Description—Transmitter 5–17SignalsDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User Guide.Table 5–3. SPI-4.2 Transm

Seite 130

5–18 Chapter 5: Functional Description—TransmitterSignalsPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationTable 5–5. Atlantic Transm

Seite 131 - G. Conversion from v2.2.x

Chapter 5: Functional Description—Transmitter 5–19SignalsDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User Guide.Table 5–6. Atlantic Buffe

Seite 132 - Receiver Signals

Chapter 1: About This IP Core 1–7Installing and Licensing IP CoresDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideInstalling and Li

Seite 133

5–20 Chapter 5: Functional Description—TransmitterSignalsPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporationctl_ts_statedgeInput - Sta

Seite 134 - Transmitter Signals

Chapter 5: Functional Description—Transmitter 5–21SignalsDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User Guideerr_ts_frmOutputtsclkIndic

Seite 135

5–22 Chapter 5: Functional Description—TransmitterSignalsPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationTable 5–8. Data Path and C

Seite 136

Chapter 5: Functional Description—Transmitter 5–23SignalsDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User Guidectl_td_alpha[7:0]Inputtdin

Seite 137

5–24 Chapter 5: Functional Description—TransmitterAvalon-MM Interface Register MapPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationA

Seite 138

Chapter 5: Functional Description—Transmitter 5–25Avalon-MM Interface Register MapDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User Guide1

Seite 139 - Additional Information

5–26 Chapter 5: Functional Description—TransmitterLatency InformationPOS-PHY Level 4 IP Core User Guide December 2014 Altera CorporationLatency Inform

Seite 140 - Note to Table:

Chapter 5: Functional Description—Transmitter 5–27Latency InformationDecember 2014 Altera Corporation POS-PHY Level 4 IP Core User GuideTable 5–11 lis

Seite 141 - Typographic Conventions

5–28 Chapter 5: Functional Description—TransmitterLatency InformationPOS-PHY Level 4 IP Core User Guide December 2014 Altera Corporation

Seite 142 - Info–4 Additional Information

December 2014 Altera Corporation POS-PHY Level 4 IP Core User Guide6. TestbenchThe testbench stimulates the inputs and checks the outputs of the inter

Kommentare zu diesen Handbüchern

Keine Kommentare