Altera SDI Audio IP Cores Bedienungsanleitung

Stöbern Sie online oder laden Sie Bedienungsanleitung nach Messgeräte Altera SDI Audio IP Cores herunter. Altera SDI Audio IP Cores User Manual Benutzerhandbuch

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 49
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 0
SDI Audio IP Cores User Guide
Last updated for Altera Complete Design Suite: 14.0
101 Innovation Drive
San Jose, CA 95134
www.altera.com
UG-SDI-AUD
2014.06.30
Subscribe
Send Feedback
Seitenansicht 0
1 2 3 4 5 6 ... 48 49

Inhaltsverzeichnis

Seite 1 - SDI Audio IP Cores User Guide

SDI Audio IP Cores User GuideLast updated for Altera Complete Design Suite: 14.0101 Innovation DriveSan Jose, CA 95134www.altera.comUG-SDI-AUD2014.06.

Seite 2 - Contents

3SDI Audio IP Functional Description2014.06.30UG-SDI-AUDSubscribeSend FeedbackThe following sections describe the block diagrams and components for th

Seite 3 - Altera Corporation

Figure 3-1: SDI Audio Embed IP Core Block DiagramAvalon-ST Audio to Audio Embed with Avalon OnlyFIFO FIFO FIFO FIFO FIFO FIFO FIFO FIFOAudioEmbedderSD

Seite 4 - SDI Audio IP Overview

Table 3-1: SDI Audio Embed ParametersDescriptionValueParameterSpecifies the maximum number of audio groups supported.Each audio group consists of 4 au

Seite 5 - • SDI II IP Core User Guide

DescriptionValueParameterTurn on to include the Avalon-MM control interface.When you turn on this parameter, the register interface signalsappear at t

Seite 6 - SDI Audio IP Getting Started

• A register interface block that provides support for an Avalon-MM control busThe clock recovery block recreates a 64 × sample rate clock, which you

Seite 7

DescriptionValueParameterTurn on to enable the logic to recover both a sample rate clock and a 64 ×sample rate clock.With HD-SDI inputs, the core gene

Seite 8

SDI Clocked Audio Output IP CoreThe SDI Clocked Audio Output IP core accepts clocked Avalon-ST audio and converts to audio in modifiedAES formats.SDI

Seite 9

Avalon-ST Audio InterfaceTo allow the standard components inside Qsys to interconnect, you must define the Avalon-ST audiointerface. The Avalon-ST aud

Seite 10 - SDI Audio Embed IP Core

audio data size is configurable at compile time and matches the audio data sample size. Including the aux,the audio data word would be 24 bits.In Aval

Seite 11 - SDI Audio Embed Parameters

This figure shows an example of two audio channels, where the channel signal indicates either channel 1 orchannel 2. Each channel has a start of packe

Seite 12 - DescriptionValueParameter

ContentsSDI Audio IP Overview...1-1SDI Audio IP Getting Started...

Seite 13 - SDI Audio Extract IP Core

5. Click Finish.6. In the IP Catalog (Tools > IP Catalog), locate and double-click the variant audio_embed_avalon_top.vfile.The SDI Audio Embed par

Seite 14 - SDI Audio Extract Parameters

4SDI Audio IP Interface Signals2014.06.30UG-SDI-AUDSubscribeSend FeedbackSDI Audio Embed SignalsThe following tables list the signals for the SDI Audi

Seite 15 - Related Information

Table 4-2: SDI Audio Embed Video Input and Output SignalsDescriptionDirectionWidthSignalThe video clock that is typically 27 MHz for SD-SDI, 74.25 MHz

Seite 16 - AES Format

This table lists the audio input signals.Table 4-3: SDI Audio Embed Audio Input SignalsN is the number of audio group.DescriptionDirectionWidthSignalS

Seite 17 - Avalon-ST Audio Interface

Table 4-5: SDI Audio Embed Register Interface SignalsDescriptionDirectionWidthSignalClock for the Avalon-MM register interface.Input[0:0]reg_clkReset

Seite 18 - DescriptionType Identifier

DescriptionDirectionWidthSignalThis signal does the same function as the sine channel 4 frequencyregister.Input[7:0]sine_freq_ch4Channel status RAM ad

Seite 19 - Simulating the Testbench

Table 4-8: SDI Audio Extract Video Input SignalsDescriptionDirectionWidthSignalThe video clock that is typically 27 MHz for SD-SDI, 74.25 MHzor 74.17

Seite 20 - Guidelines

DescriptionDirectionWidthSignalSome audio receivers provide a word select output to align theserial outputs of several audio extract cores. In these c

Seite 21 - SDI Audio Embed Signals

Table 4-11: SDI Audio Extract Direct Control Interface SignalsDescriptionDirectionWidthSignalClock for the direct control interface.Input[0:0]reg_clkT

Seite 22 - 2014.06.30

DescriptionDirectionWidthSignalAudio word select.Input[0:0]aes_wsAudio data input in internal AES format.Input[0:0]aes_dataThis table lists the Avalon

Seite 23

SDI Audio Embed Registers...5-1SDI

Seite 24

This table lists the input and output signals.Table 4-15: SDI Audio Clocked Output Input and Output SignalsDescriptionDirectionWidthSignalAudio input

Seite 25 - SDI Audio Extract Signals

DescriptionDirectionWidthSignalReset for the Avalon-MM register interface.Input[5:0]reg_base_addrTransfer size in bytes.Input[5:0]reg_burst_countWait

Seite 26

5SDI Audio IP Registers2014.06.30UG-SDI-AUDSubscribeSend FeedbackSDI Audio Embed RegistersThe following tables list the registers for the SDI Audio Em

Seite 27

Table 5-2: SDI Audio Embed RegistersDescriptionAccessNameBitAudio Control RegisterEnables the embedding of each audio group. When workingwith HD-SDI o

Seite 28

Video Status RegisterReports the detected video input standard.• Bits[7:5] = Picture structure code. Defined values forpicture structure code are:• 00

Seite 29

Strip Control RegisterEnables the removal of both ACP and ADP (and anySD-SDI EDP) for each of the four audio groups.RWStrip enable3:0Reserved for futu

Seite 30

Table 5-3: SDI Audio Extract Register MapNameBytes OffsetAudio Control Register00hAudio Presence Register01hAudio Status Register02hSD EDP Presence Re

Seite 31

Audio Presence RegisterWhen you specify the Channel Status RAM parameter to2, this field selects the channel pair for the RAM written toby registers 1

Seite 32 - SDI Audio IP Registers

SD EDP Presence RegisterReports which audio extended data groups are detected inthe SD-SDI stream.ROEDP Present3:0Reserved for future use.—Unused7:4Er

Seite 33 - Extended Control Register

Clock Status RegisterTo create a 48-kHz signal synchronous to the video clock,you must detect whether a 1 or 1/1.001 video clock rate isused. If you d

Seite 34 - SD EDP Control Register

1SDI Audio IP Overview2014.06.30UG-SDI-AUDSubscribeSend FeedbackThe Altera®SDI Audio MegaCore®functions ease the development of video and image proces

Seite 35 - SDI Audio Extract Registers

SDI Clocked Audio Output RegistersThe following tables list the registers for the SDI Clocked Audio Output IP core.Table 5-7: SDI Clocked Audio Output

Seite 36 - NameBytes Offset

6SDI Audio IP Design Example2014.06.30UG-SDI-AUDSubscribeSend FeedbackAltera provides a design example with the SDI Audio Embed and Extract IP cores.

Seite 37 - Audio Status Register

SDI Transmitter P0The triple-standard SDI transmitter that outputs a 3G-SDI (2.970 Gbps), HD-SDI (1.485 Mbps), or SD-SDI(270 Mbps) data stream. This t

Seite 38 - Clock Status Register

Transceiver Dynamic Reconfiguration Control LogicThe transceiver dynamic reconfiguration control logic block handles the reconfiguration of the receiv

Seite 39 - Channel 0 Register00h

This table lists the function of each user-defined dual in-line package (DIP) switch settings.Table 6-2: Function of Each DIP SwitchDescriptionDIP Swi

Seite 40

Transmit SD-SDI with Embedding of Audio Group 1To transmit the SD-SDI video standard, follow these steps:1. Set DIP switch[2:1] = 002. The demonstrati

Seite 41 - SDI Audio IP Design Example

Figure 6-3: Condition of LEDs for Transmitting HDI-SDI Video StandardD6 D7 D8 D9 D10 D11 D12 D13D16 D17 D18 D19 D20 D21 D22 D233. The external wavefor

Seite 42

d. LED D17 illuminates when the receiver is frame locked.e. LED D18 illuminates when the receiver is TRS locked.f. LED D19 illuminates when the receiv

Seite 43 - DescriptionLED

7Additional Information2014.06.30UG-SDI-AUDSubscribeSend FeedbackAdditional information about the document and Altera.Document Revision HistoryChanges

Seite 44 - Running the Design Example

Related Information• www.altera.com/support• www.altera.com/training• www.altera.com/literatureAdditional InformationAltera CorporationSend FeedbackUG

Seite 45 - D6 D7 D8 D9 D10 D11 D12 D13

Related Information• Serial Digital Interface (SDI) IP Core User GuideFor information about SDI IP core.• SDI II IP Core User GuideFor information abo

Seite 46

2SDI Audio IP Getting Started2014.06.30UG-SDI-AUDSubscribeSend FeedbackInstalling and Licensing IP CoresThe Quartus II software includes the Altera IP

Seite 47

• Program a device with your IP core and verify your design in hardwareOpenCore Plus evaluation supports the following two operation modes:• Untethere

Seite 48 - Additional Information

Figure 2-2: Quartus II IP CatalogSearch and filter IP for your target deviceDouble-click to customize, right-click for informationThe IP Catalog and p

Seite 49 - • www.altera.com/literature

• Specify options for processing the IP core files in other EDA tools.4. Click Finish or Generate to generate synthesis and other optional files match

Kommentare zu diesen Handbüchern

Keine Kommentare