
Parameter Setting
You select the PLL type on the General/Modes page of the ALTPLL parameter editor. The list of available
PLL types to choose from depends on the selected device family. If you select Select the PLL type
automatically, the ALTPLL parameter editor selects the best possible PLL type, based on other options that
you set in the ALTPLL parameter editor.
Related Information
• Determining the PLL Lock Range on page 6
• Expanding the PLL Lock Range on page 6
• Output Clocks on page 9
• Ports and Parameters on page 38
Total Number of PLL Available in Each Supported Device Family
The following table lists the total number of PLLs available for configuration and the PLL types supported
by the ALTPLL IP core for each device family.
Table 1: Total Number of PLLs per Device Family
PLL TypesTotal Number of
PLLs
Device Family
Enhanced and Fast8Arria GX
Left_Right6Arria II GX
Top_Bottom and Left_Right12Stratix IV
Top_Bottom and Left_Right12Stratix III
Enhanced and Fast12Stratix II
Enhanced and Fast8Stratix II GX
Enhanced and Fast12Stratix
Enhanced and Fast8Stratix GX
Cyclone IV PLL4Cyclone IV
Cyclone III PLL4Cyclone III
Cyclone II PLL4Cyclone II
Cyclone PLL2Cyclone
Operation Modes
The ALTPLL IP core supports up to five different clock feedback modes, depending on the selected device
family. Each mode allows clock multiplication and division, phase shifting, and duty-cycle programming.
Altera Corporation
ALTPLL (Phase-Locked Loop) IP Core User Guide
Send Feedback
3
Parameter Setting
ug-altpll
2014.08.18
Kommentare zu diesen Handbüchern