Altera Stratix GX Transceiver Bedienungsanleitung Seite 1

Stöbern Sie online oder laden Sie Bedienungsanleitung nach Messgeräte Altera Stratix GX Transceiver herunter. Altera Stratix GX Transceiver User Manual Benutzerhandbuch

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 318
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen

Inhaltsverzeichnis

Seite 1 - (408) 544-7000

101 Innovation DriveSan Jose, CA 95134(408) 544-7000http://www.altera.comStratix GX Transceiver User GuideUG-STXGX-3.0P25-10021-02

Seite 2

1–2 Altera CorporationStratix GX Transceiver User Guide January 2005Transceiver Block ArchitectureTransceiver Block ArchitectureFigure 1–1 shows a

Seite 3 - Contents

4–18 Altera CorporationStratix GX Transceiver User Guide January 2005SONET Mode ClockingOne of the clocking interfaces to consider while designing

Seite 4 - Chapter 5. XAUI Mode

Altera Corporation 4–19January 2005 Stratix GX Transceiver User GuideSONET ModeFigure 4–14. Example of a Multi-Transceiver Block FPGA to Transmitt

Seite 5 - Chapter 7. Loopback Modes

4–20 Altera CorporationStratix GX Transceiver User Guide January 2005SONET Mode ClockingStratix GX logic array clock usage can be reduced by using

Seite 6

Altera Corporation 4–21January 2005 Stratix GX Transceiver User GuideSONET ModeFigure 4–15. Inter-Transceiver Line Connections for EP1SGX25 Device

Seite 7 - About This User Guide

4–22 Altera CorporationStratix GX Transceiver User Guide January 2005SONET Mode ClockingFigure 4–16 shows the transceiver routing with respect to I

Seite 8 - Conventions

Altera Corporation 4–23January 2005 Stratix GX Transceiver User GuideSONET ModeSONET Mode MegaWizard Plug-In ManagerThis section describes the alt

Seite 9 - 1. Introduction

4–24 Altera CorporationStratix GX Transceiver User Guide January 2005SONET Mode MegaWizard Plug-In ManagerFigure 4–17. MegaWizard Plug-In Manager -

Seite 10 - Architecture

Altera Corporation 4–25January 2005 Stratix GX Transceiver User GuideSONET ModeFigure 4–18. MegaWizard Plug-In Manager - ALTGXB (Page 4 of 9) - Ge

Seite 11 - Digital Overview

4–26 Altera CorporationStratix GX Transceiver User Guide January 2005SONET Mode MegaWizard Plug-In ManagerFigure 4–19. MegaWizard Plug-In Manager -

Seite 12 - 8B/10B Encoder/Decoder

Altera Corporation 4–27January 2005 Stratix GX Transceiver User GuideSONET ModeFigure 4–20. MegaWizard Plug-In Manager - ALTGXB (Page 6 of 9) - Re

Seite 13 - Operation

Altera Corporation 1–3January 2005 Stratix GX Transceiver User GuideIntroductionTransmitter & Receiver PLLsEach gigabit transceiver block cont

Seite 14

4–28 Altera CorporationStratix GX Transceiver User Guide January 2005SONET Mode MegaWizard Plug-In ManagerFigure 4–21. MegaWizard Plug-In Manager -

Seite 15

Altera Corporation 4–29January 2005 Stratix GX Transceiver User GuideSONET ModeFigure 4–22. MegaWizard Plug-In Manager - ALTGXB (Page 8 of 9) - Tr

Seite 16

4–30 Altera CorporationStratix GX Transceiver User Guide January 2005SONET Mode MegaWizard Plug-In ManagerFigure 4–23. MegaWizard Plug-In Manager -

Seite 17 - Built-In Self Test

Altera Corporation 5–1January 2005 5. XAUI ModeIntroductionThe 10 Gigabit Attachment Unit Interface (XAUI) is an optional, self-managed interfa

Seite 18 - Modes of Operation

5–2 Altera CorporationStratix GX Transceiver User Guide January 2005IntroductionFigure 5–1. XGMII & XAUI Relationship to ISO/IEC Open Systems I

Seite 19 - Description

Altera Corporation 5–3January 2005 Stratix GX Transceiver User GuideXAUI ModeXAUI functions as a self-managed interface because code-group synchro

Seite 20

5–4 Altera CorporationStratix GX Transceiver User Guide January 2005IntroductionFigure 5–2. Example of Mapping XGMII Characters to PCS Code-GroupsT

Seite 21

Altera Corporation 5–5January 2005 Stratix GX Transceiver User GuideXAUI ModeFigure 5–3. Block Diagram of a Duplex Channel Configured in XAUI Mode

Seite 22 - Programmable Pre-Emphasis

5–6 Altera CorporationStratix GX Transceiver User Guide January 2005XAUI Mode Receiver ArchitectureWord AlignerFor embedded clocking schemes, the c

Seite 23 - Transmitter PLL

Altera Corporation 5–7January 2005 Stratix GX Transceiver User GuideXAUI ModeThis module matches the 10-bit comma specified in the MegaWizard® Plu

Seite 24 - Clock Synthesis

1–4 Altera CorporationStratix GX Transceiver User Guide January 2005Transceiver Block ArchitectureTransmitter & Receiver Phase Compensation FIF

Seite 25

5–8 Altera CorporationStratix GX Transceiver User Guide January 2005XAUI Mode Receiver ArchitectureFigure 5–6. IEEE 802.3ae PCS Synchronization Sta

Seite 26 - Transmitter Analog

Altera Corporation 5–9January 2005 Stratix GX Transceiver User GuideXAUI ModeChannel AlignerYou use the channel aligner when implementing the XAUI

Seite 27 - Receiver Analog

5–10 Altera CorporationStratix GX Transceiver User Guide January 2005XAUI Mode Receiver ArchitectureFigure 5–8. IEEE802.3ae PCS Deskew State Diagra

Seite 28 - 2–10 Altera Corporation

Altera Corporation 5–11January 2005 Stratix GX Transceiver User GuideXAUI ModeStratix GX transceivers handle XAUI channel alignment with a dedicat

Seite 29 - Equalizer Mode

5–12 Altera CorporationStratix GX Transceiver User Guide January 2005XAUI Mode Receiver Architecture10-Bit DecodingThe 8B/10B decoder translates th

Seite 30 - Receiver PLL

Altera Corporation 5–13January 2005 Stratix GX Transceiver User GuideXAUI ModeDisparity Error DetectorThe 8B/10B decoder detects disparity errors

Seite 31

5–14 Altera CorporationStratix GX Transceiver User Guide January 2005XAUI Mode Receiver ArchitectureFigure 5–10. Disparity ErrorControl DetectThe 8

Seite 32 - 2–14 Altera Corporation

Altera Corporation 5–15January 2005 Stratix GX Transceiver User GuideXAUI ModePCS - XGMII Code ConversionIn XAUI mode, the 8b/10b decoder in Strat

Seite 33 - Receiver Bandwidth Type

5–16 Altera CorporationStratix GX Transceiver User Guide January 2005XAUI Mode Receiver ArchitectureThe byte deserializer outputs up to 26 bits, de

Seite 34 - Clock Recovery Unit

Altera Corporation 5–17January 2005 Stratix GX Transceiver User GuideXAUI ModeFigure 5–13. Receiver Byte Deserializer in 8/16-Bit Mode With Alignm

Seite 35 - Stratix GX Analog Description

Altera Corporation 1–5January 2005 Stratix GX Transceiver User GuideIntroductionChannel AlignerAn embedded channel aligner aligns byte boundaries

Seite 36 - 2–18 Altera Corporation

5–18 Altera CorporationStratix GX Transceiver User Guide January 2005XAUI Mode Transmitter ArchitectureReceiver Phase Compensation FIFO ModuleThe r

Seite 37 - Altera Corporation 2–19

Altera Corporation 5–19January 2005 Stratix GX Transceiver User GuideXAUI Modereceive a clock supply. In this case, there must be no frequency dif

Seite 38 - Analog Features

5–20 Altera CorporationStratix GX Transceiver User Guide January 2005XAUI Mode Transmitter ArchitectureXGMII Character to PCS Code-Group MappingIn

Seite 39 - Notes (1)–(4)

Altera Corporation 5–21January 2005 Stratix GX Transceiver User GuideXAUI ModeTable 5–4 lists the XGMII character-to -PCS code-group mapping.8B/10

Seite 40 - Notes to Figure 2–14:

5–22 Altera CorporationStratix GX Transceiver User Guide January 2005XAUI Mode Transmitter ArchitectureFigure 5–18. 8B/10B Conversion Format8B/10B

Seite 41 - Note to Figure 2–15:

Altera Corporation 5–23January 2005 Stratix GX Transceiver User GuideXAUI ModeFigure 5–19. Transmitter Output During Reset ConditionsNote to Figur

Seite 42 - Notes to Figure 2–16:

5–24 Altera CorporationStratix GX Transceiver User Guide January 2005XAUI Mode ClockingAn example is the invalid encoding of a K24.1 (data = 8&apos

Seite 43 - Notes to Figure 2–17:

Altera Corporation 5–25January 2005 Stratix GX Transceiver User GuideXAUI ModeFigure 5–21. Default Configuration of altgxb Megafunction in XAUI Mo

Seite 44 - Notes to Figure 2–18:

5–26 Altera CorporationStratix GX Transceiver User Guide January 2005XAUI Mode ClockingFigure 5–22. Train Receiver PLL CRU Clock From Transmitter P

Seite 45 - Altera Corporation 2–27

Altera Corporation 5–27January 2005 Stratix GX Transceiver User GuideXAUI ModeThe tx_coreclk must be frequency matched with its respective read po

Seite 46 - 2–28 Altera Corporation

1–6 Altera CorporationStratix GX Transceiver User Guide January 2005Modes of OperationFigure 1–2. Block Diagram of a Duplex Channel Configured in B

Seite 47 - 3. Basic Mode

5–28 Altera CorporationStratix GX Transceiver User Guide January 2005XAUI Mode ClockingXAUI Inter-Transceiver Block ClockingThis section describes

Seite 48 - Basic Mode

Altera Corporation 5–29January 2005 Stratix GX Transceiver User GuideXAUI ModeFigure 5–24. PLD to Transmit Interface Clocking Scheme in a Multi-Ch

Seite 49

5–30 Altera CorporationStratix GX Transceiver User Guide January 2005XAUI Mode ClockingFigure 5–25. Clocking Scheme in Multi-Channel, Only CORECLK_

Seite 50

Altera Corporation 5–31January 2005 Stratix GX Transceiver User GuideXAUI ModeAnother multi-transceiver block issue is the selection of the dedica

Seite 51 - Manual Alignment Modes

5–32 Altera CorporationStratix GX Transceiver User Guide January 2005XAUI Mode ClockingFigure 5–26. IQ Line Connections for EP1SGX25 DeviceFigure 5

Seite 52 - 3–6 Altera Corporation

Altera Corporation 5–33January 2005 Stratix GX Transceiver User GuideXAUI ModeFor example, if a refclkb pin is required to feed a transmitter PLL

Seite 53 - Altera Corporation 3–7

5–34 Altera CorporationStratix GX Transceiver User Guide January 2005XAUI Mode MegaWizard Plug-In ManagerXAUI Mode MegaWizard Plug-In ManagerThis s

Seite 54 - 3–8 Altera Corporation

Altera Corporation 5–35January 2005 Stratix GX Transceiver User GuideXAUI ModeFigure 5–28. MegaWizard Plug-In Manager - ALTGXB (Page 3 of 9) - Gen

Seite 55

5–36 Altera CorporationStratix GX Transceiver User Guide January 2005XAUI Mode MegaWizard Plug-In ManagerFigure 5–29. MegaWizard Plug-In Manager -

Seite 56

Altera Corporation 5–37January 2005 Stratix GX Transceiver User GuideXAUI ModeFigure 5–30. MegaWizard Plug-In Manager - ALTGXB (Page 5 of 9) - Rec

Seite 57

Altera Corporation 1–7January 2005 Stratix GX Transceiver User GuideIntroductionFigure 1–3. Block Diagram of a Duplex Channel Configured in SONET

Seite 58

5–38 Altera CorporationStratix GX Transceiver User Guide January 2005XAUI Mode MegaWizard Plug-In ManagerFigure 5–31. MegaWizard Plug-In Manager -

Seite 59

Altera Corporation 5–39January 2005 Stratix GX Transceiver User GuideXAUI ModeFigure 5–32. MegaWizard Plug-In Manager - ALTGXB (Page 7 of 9) - Rec

Seite 60 - 3–14 Altera Corporation

5–40 Altera CorporationStratix GX Transceiver User Guide January 2005XAUI Mode MegaWizard Plug-In ManagerFigure 5–33. MegaWizard Plug-In Manager -

Seite 61 - Altera Corporation 3–15

Altera Corporation 5–41January 2005 Stratix GX Transceiver User GuideXAUI ModeFigure 5–34. MegaWizard Plug-In Manager - ALTGXB (Page 9 of 9) - Sum

Seite 62

5–42 Altera CorporationStratix GX Transceiver User Guide January 2005XAUI Mode MegaWizard Plug-In Manager

Seite 63 - Byte Serializer

Altera Corporation 6–1January 2005 6. GigE ModeIntroductionThe Gigabit Ethernet (GigE) mode in Stratix®GX devices supports a subset of the IEEE

Seite 64

6–2 Altera CorporationStratix GX Transceiver User Guide January 2005IntroductionFigure 6–1. GMII Position Relative to OSI Reference ModelStratix GX

Seite 65

Altera Corporation 6–3January 2005 Stratix GX Transceiver User GuideGigE ModeFigure 6–2. Block Diagram of a Duplex Channel Configured in GigE Mode

Seite 66

6–4 Altera CorporationStratix GX Transceiver User Guide January 2005GigE Mode Receiver ArchitectureGigE Mode Receiver ArchitectureFigure 6–3 shows

Seite 67 - Altera Corporation 3–21

Altera Corporation 6–5January 2005 Stratix GX Transceiver User GuideGigE ModeFigure 6–4. Components in Stratix GX Word AlignerFor embedded clockin

Seite 68 - Basic Mode Clocking

1–8 Altera CorporationStratix GX Transceiver User Guide January 2005Modes of OperationFigure 1–4. Block Diagram of a Duplex Channel Configured in X

Seite 69

6–6 Altera CorporationStratix GX Transceiver User Guide January 2005GigE Mode Receiver ArchitectureIn GigE mode, the MegaWizard® Plug-In Manager de

Seite 70 - RX_CLKOUT

Altera Corporation 6–7January 2005 Stratix GX Transceiver User GuideGigE ModeFigure 6–6. Example of Completed SynchronizationThe receiver remains

Seite 71 - Altera Corporation 3–25

6–8 Altera CorporationStratix GX Transceiver User Guide January 2005GigE Mode Receiver ArchitectureFigure 6–7. Synchronization Diagram State Machin

Seite 72

Altera Corporation 6–9January 2005 Stratix GX Transceiver User GuideGigE ModeRate MatcherThe GigE mode operates in multi-crystal environments, whi

Seite 73 - Altera Corporation 3–27

6–10 Altera CorporationStratix GX Transceiver User Guide January 2005GigE Mode Receiver ArchitectureFigure 6–9. Idle Generation Without /I1/ Ordere

Seite 74 - 3–28 Altera Corporation

Altera Corporation 6–11January 2005 Stratix GX Transceiver User GuideGigE ModeFigure 6–11. Addition of an /I2/ Ordered Set During an Almost Empty

Seite 75

6–12 Altera CorporationStratix GX Transceiver User Guide January 2005GigE Mode Receiver ArchitectureReset The rxdigitalreset signal governs the res

Seite 76 - Notes to Figure 3–25:

Altera Corporation 6–13January 2005 Stratix GX Transceiver User GuideGigE ModeAt time n + 4, because the current disparity is negative, a K28.5 fr

Seite 77 - Notes to Figure 3–26:

6–14 Altera CorporationStratix GX Transceiver User Guide January 2005GigE Mode Transmitter ArchitectureFigure 6–14. Control Code DetectionReceiver

Seite 78 - Notes to Figure 3–27:

Altera Corporation 6–15January 2005 Stratix GX Transceiver User GuideGigE ModeFigure 6–15. Block Diagram of Transmitter Components Configured in G

Seite 79 - Notes to Figure 3–28:

Altera Corporation 1–9January 2005 Stratix GX Transceiver User GuideIntroductionFigure 1–5. Block Diagram of a Duplex Channel Configured in GigE M

Seite 80 - Notes to Figure 3–29:

6–16 Altera CorporationStratix GX Transceiver User Guide January 2005GigE Mode Transmitter ArchitectureThe transmitter phase compensation FIFO buff

Seite 81 - Notes to Figure 3–30:

Altera Corporation 6–17January 2005 Stratix GX Transceiver User GuideGigE Modethe same as the beginning running disparity (right before the idle c

Seite 82 - 3–36 Altera Corporation

6–18 Altera CorporationStratix GX Transceiver User Guide January 2005GigE Mode Transmitter ArchitectureFigure 6–18. 8B/10B Conversion FormatResetAf

Seite 83 - 4. SONET Mode

Altera Corporation 6–19January 2005 Stratix GX Transceiver User GuideGigE ModeFigure 6–19. Even Number of /Dx.y/ Between Last Automatically Sent /

Seite 84

6–20 Altera CorporationStratix GX Transceiver User Guide January 2005GigE Mode ClockingGigE Mode ClockingGigE Mode Channel Clocking This section de

Seite 85

Altera Corporation 6–21January 2005 Stratix GX Transceiver User GuideGigE ModeFigure 6–21 shows the altgxb megafunction configured so that the tra

Seite 86

6–22 Altera CorporationStratix GX Transceiver User Guide January 2005GigE Mode ClockingFigure 6–22. Receiver PLL CRU Clock From Transmitter PLL is

Seite 87 - Altera Corporation 4–5

Altera Corporation 6–23January 2005 Stratix GX Transceiver User GuideGigE ModeYou can optionally enable the write clock of the transmitter phase c

Seite 88 - 4–6 Altera Corporation

6–24 Altera CorporationStratix GX Transceiver User Guide January 2005GigE Mode ClockingFigure 6–23. TX_CORECLK & RX_CORECLK Enabled With RX_CRU

Seite 89 - Altera Corporation 4–7

Altera Corporation 6–25January 2005 Stratix GX Transceiver User GuideGigE ModeGigE Mode Inter-Transceiver ClockingThis section provides guidelines

Seite 90

1–10 Altera CorporationStratix GX Transceiver User Guide January 2005Modes of Operation

Seite 91 - Altera Corporation 4–9

6–26 Altera CorporationStratix GX Transceiver User Guide January 2005GigE Mode ClockingFigure 6–24. Example of a Multi-Transceiver PLD to Transmitt

Seite 92 - 4–10 Altera Corporation

Altera Corporation 6–27January 2005 Stratix GX Transceiver User GuideGigE ModeWhen determining the location of REFCLKB pins, consider what can be

Seite 93

6–28 Altera CorporationStratix GX Transceiver User Guide January 2005GigE Mode ClockingFigure 6–25. Inter-transceiver Line Connections for EP1SGX25

Seite 94

Altera Corporation 6–29January 2005 Stratix GX Transceiver User GuideGigE ModeFigure 6–26 shows the transceiver routing with respect to inter-tran

Seite 95 - Altera Corporation 4–13

6–30 Altera CorporationStratix GX Transceiver User Guide January 2005GigE Mode ClockingFigure 6–26. Inter-transceiver Line Connections for EP1SGX40

Seite 96 - 4–14 Altera Corporation

Altera Corporation 6–31January 2005 Stratix GX Transceiver User GuideGigE ModeGigE Mode MegaWizardThis section describes the altgxb megafunction o

Seite 97 - Altera Corporation 4–15

6–32 Altera CorporationStratix GX Transceiver User Guide January 2005GigE Mode MegaWizardFigure 6–27. MegaWizard Plug-In Manager - ALTGXB (Page 3 o

Seite 98 - TX_PLL_CLK. Available

Altera Corporation 6–33January 2005 Stratix GX Transceiver User GuideGigE ModeFigure 6–28. MegaWizard Plug-In - ALTGXB (Page 4 of 9) - General (2)

Seite 99

6–34 Altera CorporationStratix GX Transceiver User Guide January 2005GigE Mode MegaWizardFigure 6–29. MegaWizard Plug-In Manager - ALTGXB (Page 5 o

Seite 100 - SONET Mode Clocking

Altera Corporation 6–35January 2005 Stratix GX Transceiver User GuideGigE ModeFigure 6–30. MegaWizard Plug-In Manager - ALTGXB (Page 6 of 9) - Rec

Seite 101 - SONET Mode

Altera Corporation 2–1January 2005 2. Stratix GX AnalogDescriptionIntroductionThis chapter describes how to serialize the parallel data for tra

Seite 102

6–36 Altera CorporationStratix GX Transceiver User Guide January 2005GigE Mode MegaWizardFigure 6–31. MegaWizard Plug-In Manager - ALTGXB (Page 7 o

Seite 103 - Altera Corporation 4–21

Altera Corporation 6–37January 2005 Stratix GX Transceiver User GuideGigE ModeFigure 6–32. MegaWizard Plug-In Manager - ALTGXB (Page 8 of 9) - Tra

Seite 104 - 4–22 Altera Corporation

6–38 Altera CorporationStratix GX Transceiver User Guide January 2005Design ExampleFigure 6–33. MegaWizard Plug-In Manager - ALTGXB (Page 9 of 9) -

Seite 105 - Plug-In Manager

Altera Corporation 6–39January 2005 Stratix GX Transceiver User GuideGigE Mode`define count 3'd4`define txk 3'd5module gige8b10btest(clk

Seite 106 - Notes to Figure 4–17:

6–40 Altera CorporationStratix GX Transceiver User Guide January 2005Design Exampleif(kcntr==4'd11 || reset==1'b1)kcntr<=4'b0;els

Seite 107 - Notes to Figure 4–18:

Altera Corporation 6–41January 2005 Stratix GX Transceiver User GuideGigE Modebeginreset<=1;txctrl<=0;txdata<=datacntr;end`donothing: //

Seite 108 - Notes to Figure 4–19:

6–42 Altera CorporationStratix GX Transceiver User Guide January 2005Design ExampleALTGXBmodule gige8b10bgxb (pll_areset,pllenable,inclk,rx_in,rx_s

Seite 109 - Notes to Figure 4–20:

Altera Corporation 6–43January 2005 Stratix GX Transceiver User GuideGigE Modewire [0:0] tx_out = sub_wire2[0:0];wire [0:0] rx_ctrldetect = sub_wi

Seite 110 - Notes to Figure 4–21:

6–44 Altera CorporationStratix GX Transceiver User Guide January 2005Design Examplealtgxb_component.preemphasis_ctrl_setting = 0,altgxb_component.l

Seite 111 - Notes to Figure 4–22:

Altera Corporation 6–45January 2005 Stratix GX Transceiver User GuideGigE ModeFigure 6–35. GigE Synchronization Sequence Quartus II Software Simul

Seite 112 - 4–30 Altera Corporation

Copyright © 2005 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device des-ig

Seite 113 - 5. XAUI Mode

2–2 Altera CorporationStratix GX Transceiver User Guide January 2005Transmitter AnalogFigure 2–1. Block Diagram Analog ComponentsTransmitter Analog

Seite 114 - Introduction

6–46 Altera CorporationStratix GX Transceiver User Guide January 2005Design Example

Seite 115

Altera Corporation 7–1January 2005 7. Loopback ModesIntroductionYou can apply several loopback modes to the Stratix®GX block. The main forms of

Seite 116

7–2 Altera CorporationStratix GX Transceiver User Guide January 2005Parallel LoopbackFigure 7–1. Stratix GX Block in Serial Loopback Mode Parallel

Seite 117 - Receiver

Altera Corporation 7–3January 2005 Stratix GX Transceiver User GuideLoopback ModesFigure 7–2. Stratix GX Block in Parallel Loopback ModeReverse Se

Seite 118 - Word Aligner

7–4 Altera CorporationStratix GX Transceiver User Guide January 2005Reverse Serial LoopbackFigure 7–3. Stratix GX Block in Reverse Serial Loopback

Seite 119 - XAUI Synchronization Mode

Altera Corporation 8–1January 2005 8. Stratix GX Built-In Self Test(BIST)IntroductionEach Stratix®GX channel in the gigabit transceiver block c

Seite 120 - Note to Figure 5–6:

8–2 Altera CorporationStratix GX Transceiver User Guide January 2005Pattern GeneratorFigure 8–2. Block Diagram of BIST ModesPattern GeneratorThe BI

Seite 121 - Channel Aligner

Altera Corporation 8–3January 2005 Stratix GX Transceiver User GuideStratix GX Built-In Self Test (BIST)PRBS mode is enabled when the PRBS option

Seite 122 - 5–10 Altera Corporation

8–4 Altera CorporationStratix GX Transceiver User Guide January 2005Pattern Generatordeterministic data dependant components are masked out. Howeve

Seite 123 - 8B/10B Decoder

Altera Corporation 8–5January 2005 Stratix GX Transceiver User GuideStratix GX Built-In Self Test (BIST)Low-frequency mode is enabled when you sel

Seite 124 - Code Error Detect

Altera Corporation 2–3January 2005 Stratix GX Transceiver User GuideStratix GX Analog DescriptionProgrammable Voltage Output Differential (VOD)Str

Seite 125 - Disparity Error Detector

8–6 Altera CorporationStratix GX Transceiver User Guide January 2005Pattern VerifierBe sure you do not use the rx_apllreset signal because the re-t

Seite 126 - Control Detect

Altera Corporation 8–7January 2005 Stratix GX Transceiver User GuideStratix GX Built-In Self Test (BIST)Design ExamplesThe purpose of these design

Seite 127 - Byte Deserializer

8–8 Altera CorporationStratix GX Transceiver User Guide January 2005Design Examplesinput inclk;input rx_in;output coreclk_out;output tx_out;output

Seite 128 - 5–16 Altera Corporation

Altera Corporation 8–9January 2005 Stratix GX Transceiver User GuideStratix GX Built-In Self Test (BIST)endmodulealtgxb Instantiation (PRBS_BIST.v

Seite 129 - Altera Corporation 5–17

8–10 Altera CorporationStratix GX Transceiver User Guide January 2005Design Examples.tx_out (sub_wire0),.coreclk_out (sub_wire1),.rx_clkout (sub_wi

Seite 130 - Transmitter

Altera Corporation 8–11January 2005 Stratix GX Transceiver User GuideStratix GX Built-In Self Test (BIST)altgxb_component.data_rate = 3125,altgxb_

Seite 131 - Altera Corporation 5–19

8–12 Altera CorporationStratix GX Transceiver User Guide January 2005Design ExamplesFigure 8–5. Block Diagram of the Incremental BIST DesignTop-Lev

Seite 132 - 5–20 Altera Corporation

Altera Corporation 8–13January 2005 Stratix GX Transceiver User GuideStratix GX Built-In Self Test (BIST).coreclk_out(coreclk_out),.rx_bistdone(rx

Seite 133 - 8B/10B Encoder

8–14 Altera CorporationStratix GX Transceiver User Guide January 2005Design Examplesinput [0:0] inclk;input [0:0] rx_in;input [0:0] rx_slpbk;inp

Seite 134 - 8B/10B Reset Condition

Altera Corporation 8–15January 2005 Stratix GX Transceiver User GuideStratix GX Built-In Self Test (BIST)altgxb_component.lpm_type = "altgxb&

Seite 135 - Control Code Encoding

2–4 Altera CorporationStratix GX Transceiver User Guide January 2005Transmitter AnalogYou can set the differential VOD values statically during con

Seite 136 - Clocking

8–16 Altera CorporationStratix GX Transceiver User Guide January 2005Design ExamplesFigure 8–6. SignalTap II Results for PRBS BIST Test Design (Res

Seite 137 - Altera Corporation 5–25

Altera Corporation 8–17January 2005 Stratix GX Transceiver User GuideStratix GX Built-In Self Test (BIST)altgxb_component.pll_inclock_period = 625

Seite 138 - XAUI Mode Clocking

8–18 Altera CorporationStratix GX Transceiver User Guide January 2005Design ExamplesFigure 8–7. High-Frequency BIST Measured on tx_out[]Design 4: L

Seite 139

Altera Corporation 8–19January 2005 Stratix GX Transceiver User GuideStratix GX Built-In Self Test (BIST)altgxb altgxb_component (inclk (inclk),.t

Seite 140 - 5–28 Altera Corporation

8–20 Altera CorporationStratix GX Transceiver User Guide January 2005Design ExamplesFigure 8–8. Low-Frequency BIST Measured on tx_out[]Design 5: Mi

Seite 141 - Altera Corporation 5–29

Altera Corporation 8–21January 2005 Stratix GX Transceiver User GuideStratix GX Built-In Self Test (BIST)altgxb altgxb_component (inclk (inclk),.t

Seite 142 - 5–30 Altera Corporation

8–22 Altera CorporationStratix GX Transceiver User Guide January 2005Design ExamplesFigure 8–9. Mix-Frequency BIST Measured on tx_out[]

Seite 143

Altera Corporation 9–1January 2005 9. Reset Control &Power DownIntroductionStratix®GX transceivers offer multiple reset signals to control

Seite 144 - 5–32 Altera Corporation

9–2 Altera CorporationStratix GX Transceiver User Guide January 2005USER Reset & Enable SignalsThe rxanalogreset signal is a power-down signal

Seite 145 - Altera Corporation 5–33

Altera Corporation 9–3January 2005 Stratix GX Transceiver User GuideReset Control & Power DownIn 16-bit or 20-bit mode, asserting rxdigitalres

Seite 146

Altera Corporation 2–5January 2005 Stratix GX Transceiver User GuideStratix GX Analog DescriptionAs with the VOD settings, you can set the pre-emp

Seite 147 - Notes to Figure 5–28:

9–4 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended ResetsRecommended ResetsThe following reset recommendations help gu

Seite 148 - Notes to Figure 5–29:

Altera Corporation 9–5January 2005 Stratix GX Transceiver User GuideReset Control & Power DownFigure 9–3 shows a situation in which you must r

Seite 149 - Notes to Figure 5–30:

9–6 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended ResetsThe waveform in Figure 9–4 shows the functionality of the rec

Seite 150 - Notes to Figure 5–31:

Altera Corporation 9–7January 2005 Stratix GX Transceiver User GuideReset Control & Power DownDesign Example 1 This design example shows inclk

Seite 151 - Notes to Figure 5–32:

9–8 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended Resets receive_digitalreset, pll_locked, rx_freqlocked,pll_areset,

Seite 152 - Notes to Figure 5–33:

Altera Corporation 9–9January 2005 Stratix GX Transceiver User GuideReset Control & Power Downalways @ (posedge inclk or posedge async_reset)

Seite 153 - Altera Corporation 5–41

9–10 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended Resetsstate <= STROBE_TXPLL_LOCKED;rxdigitalreset_inclk <= 1

Seite 154 - 5–42 Altera Corporation

Altera Corporation 9–11January 2005 Stratix GX Transceiver User GuideReset Control & Power Down pll_areset <= 1'b0;endelse beginwaitst

Seite 155 - 6. GigE Mode

9–12 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended Resetselsebeginrxdigitalreset_rx_coreclk_Q <= rxdigitalreset_in

Seite 156 - /K28.5/D21.5/Config_Reg (1)

Altera Corporation 9–13January 2005 Stratix GX Transceiver User GuideReset Control & Power DownTransmit and Receive : Both usedDatapath : Sin

Seite 157

2–6 Altera CorporationStratix GX Transceiver User Guide January 2005Transmitter AnalogFigure 2–4. Transmitter PLL Block DiagramTable 2–2 lists some

Seite 158 - GigE Mode

9–14 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended Resetsreg rxdigitalreset_rx_clkout_Q;reg rxanalogreset_rx_clkout_Q

Seite 159 - Pattern Detector Module

Altera Corporation 9–15January 2005 Stratix GX Transceiver User GuideReset Control & Power Downbeginrxdigitalreset_inclk <= 1'b1;rxana

Seite 160 - 6–6 Altera Corporation

9–16 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended Resetspll_areset <= 1'b1;state <= STROBE_TXPLL_LOCKED;e

Seite 161 - Altera Corporation 6–7

Altera Corporation 9–17January 2005 Stratix GX Transceiver User GuideReset Control & Power Down pld clock domain(Generic name, can be any cloc

Seite 162 - 6–8 Altera Corporation

9–18 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended ResetsFigure 9–5. Receiver & Transmitter With No Train Receive

Seite 163

Altera Corporation 9–19January 2005 Stratix GX Transceiver User GuideReset Control & Power DownFigure 9–6. Transmitter Reset SequenceThe wavef

Seite 164 - 6–10 Altera Corporation

9–20 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended ResetsFigure 9–7. Transmitter Reset Sequence WaveformFigure 9–8 sh

Seite 165

Altera Corporation 9–21January 2005 Stratix GX Transceiver User GuideReset Control & Power DownFigure 9–8. Receiver Reset SequenceThe waveform

Seite 166

9–22 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended ResetsFigure 9–9. Receiver Reset Sequence WaveformDesign Example 1

Seite 167

Altera Corporation 9–23January 2005 Stratix GX Transceiver User GuideReset Control & Power DownContacting Altera=================We have made

Seite 168

Altera Corporation 2–7January 2005 Stratix GX Transceiver User GuideStratix GX Analog DescriptionIf the reference clock exceeds 325 MHz, the clock

Seite 169

9–24 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended Resetsoutput rxdigitalreset;//GXB Receive digital reset output rxa

Seite 170 - /K28.5/, /D5.6/) and

Altera Corporation 9–25January 2005 Stratix GX Transceiver User GuideReset Control & Power DownSTROBE_TXPLL_LOCKED: if (sync_reset) //Sy

Seite 171

9–26 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended Resetsbeginwaitstate_timer <= waitstate_timer;if(receive_digita

Seite 172 - 6–18 Altera Corporation

Altera Corporation 9–27January 2005 Stratix GX Transceiver User GuideReset Control & Power DownendendendmoduleDesign Example 2This design exam

Seite 173

9–28 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended Resets************************************************************

Seite 174

Altera Corporation 9–29January 2005 Stratix GX Transceiver User GuideReset Control & Power Downparameter STABLE_TX_PLL = 3'b010;//Paramet

Seite 175 - Altera Corporation 6–21

9–30 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended Resetsbeginstate <= STROBE_TXPLL_LOCKED;txdigitalreset <= 1&

Seite 176 - GigE Mode Clocking

Altera Corporation 9–31January 2005 Stratix GX Transceiver User GuideReset Control & Power Downrxdigitalreset_rx_cruclk <= 1'b1;endend

Seite 177 - Altera Corporation 6–23

9–32 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended ResetsReceiver ResetThe configurations and design examples in this

Seite 178 - Clock Port Description

Altera Corporation 9–33January 2005 Stratix GX Transceiver User GuideReset Control & Power DownFigure 9–11. Receiver Reset SequenceThe wavefor

Seite 179

2–8 Altera CorporationStratix GX Transceiver User Guide January 2005Transmitter AnalogA high-bandwidth setting provides a faster lock time and trac

Seite 180 - 6–26 Altera Corporation

9–34 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended Resetsf See the Stratix GX FPGA Family data sheet for the value of

Seite 181

Altera Corporation 9–35January 2005 Stratix GX Transceiver User GuideReset Control & Power Down/* Copyright (c) Altera Corporation, 2004. This

Seite 182 - 6–28 Altera Corporation

9–36 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended Resetsoutput rxdigitalreset;//GXB Receive digital reset output rxa

Seite 183 - Altera Corporation 6–29

Altera Corporation 9–37January 2005 Stratix GX Transceiver User GuideReset Control & Power Downbeginrxdigitalreset_inclk <= 1'b0;rxana

Seite 184 - 6–30 Altera Corporation

9–38 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended Resets rxanalogreset_inclk <= 1'b0; pll_areset <= 1&ap

Seite 185

Altera Corporation 9–39January 2005 Stratix GX Transceiver User GuideReset Control & Power Down/*synchronizing the rxdigitalreset to recovered

Seite 186 - Notes to Figure 6–27:

9–40 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended Resets In this example, whenever the rx_freqlocked signal toggles

Seite 187 - Notes to Figure 6–28:

Altera Corporation 9–41January 2005 Stratix GX Transceiver User GuideReset Control & Power Downinput sync_reset; //Input: synchronous res

Seite 188 - Notes to Figure 6–29:

9–42 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended Resetsrxanalogreset_inclk <= 1'b1;pll_areset <= 1'

Seite 189 - Notes to Figure 6–30:

Altera Corporation 9–43January 2005 Stratix GX Transceiver User GuideReset Control & Power Downwaitstate_timer <= waitstate_timer - 1'

Seite 190 - Notes to Figure 6–31:

Altera Corporation 2–9January 2005 Stratix GX Transceiver User GuideStratix GX Analog DescriptionFigure 2–6. Serializer Bit OrderReceiver Analog T

Seite 191 - Notes to Figure 6–32:

9–44 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended Resets pll_areset <= 1'b0;waitstate_timer <= WAITSTATE

Seite 192 - Design Example

Altera Corporation 9–45January 2005 Stratix GX Transceiver User GuideReset Control & Power DownThe difference in this configuration from the c

Seite 193 - Altera Corporation 6–39

9–46 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended Resets If you plan to use REFCLKB pins in your design, see Append

Seite 194 - 6–40 Altera Corporation

Altera Corporation 9–47January 2005 Stratix GX Transceiver User GuideReset Control & Power Downoutput rxdigitalreset;//GXB Receive digital res

Seite 195 - Altera Corporation 6–41

9–48 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended Resetsbeginwaitstate_timer <= waitstate_timer - 1'b1;rxdig

Seite 196 - 6–42 Altera Corporation

Altera Corporation 9–49January 2005 Stratix GX Transceiver User GuideReset Control & Power DownDesign Example 2This design example shows a rec

Seite 197 - Altera Corporation 6–43

9–50 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended Resets`timescale 1ns/10psmodule reset_seq_rx_rx_cruclk_rx_clkout (

Seite 198 - 6–44 Altera Corporation

Altera Corporation 9–51January 2005 Stratix GX Transceiver User GuideReset Control & Power Downendelsebeginif(sync_reset)beginrxanalogreset &l

Seite 199 - Altera Corporation 6–45

9–52 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended Resetsalways @(posedge rx_clkout or posedge async_reset)if(async_r

Seite 200 - 6–46 Altera Corporation

Altera Corporation 9–53January 2005 Stratix GX Transceiver User GuideReset Control & Power DownFigure 9–14. Transmitter Only Clock OptionsFigu

Seite 201 - 7. Loopback Modes

2–10 Altera CorporationStratix GX Transceiver User Guide January 2005Receiver AnalogFigure 2–8. Receiver Input BufferProgrammable Receiver Terminat

Seite 202 - Parallel

9–54 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended ResetsThe waveform in Figure 9–16 shows the functionality of the t

Seite 203 - Active Path

Altera Corporation 9–55January 2005 Stratix GX Transceiver User GuideReset Control & Power Down If you plan to use REFCLKB pins in your desig

Seite 204

9–56 Altera CorporationStratix GX Transceiver User Guide January 2005Recommended Resetsoutput txdigitalreset; //GXB transmit digital resetoutput pl

Seite 205 - Notes to Figure 8–1:

Altera Corporation 9–57January 2005 Stratix GX Transceiver User GuideReset Control & Power Downelse if (pll_locked)begin state <= IDLE; txd

Seite 206 - PRBS Mode Generator

9–58 Altera CorporationStratix GX Transceiver User Guide January 2005Power DownPMA loop backSerial loop backTr i- sta te (4)toggleLow (5) ——Revers

Seite 207 - High-Frequency Mode Generator

Altera Corporation A–1January 2005 Appendix A. Data & ControlCodes8B/10B CodeThis appendix provides information about the data and control

Seite 208 - Low-Frequency Mode Generator

A–2 Altera CorporationStratix GX Transceiver User Guide January 20058B/10B CodeFigure A–2. 10-Bit Grouping of 6-Bit & 4-Bit Sub-BlocksThe runni

Seite 209 - Pattern Verifier

Altera Corporation A–3January 2005 Stratix GX Transceiver User GuideSupported CodesThe 8B/10B scheme defines the 12 control codes listed in Table

Seite 210 - Incremental Mode Verifier

A–4 Altera CorporationStratix GX Transceiver User Guide January 20058B/10B CodeD9.0 09 000 01001 100101 1011 100101 0100D10.0 0A 000 01010 010101 1

Seite 211 - Examples

Altera Corporation A–5January 2005 Stratix GX Transceiver User GuideD10.1 2A 001 01010 010101 1001 010101 1001D11.1 2B 001 01011 110100 1001 11010

Seite 212 - Design Examples

Altera Corporation 2–11January 2005 Stratix GX Transceiver User GuideStratix GX Analog DescriptionIf external termination is used, the receiver mu

Seite 213 - Altera Corporation 8–9

A–6 Altera CorporationStratix GX Transceiver User Guide January 20058B/10B CodeD11.2 4B 010 01011 110100 0101 110100 0101D12.2 4C 010 01100 001101

Seite 214 - 8–10 Altera Corporation

Altera Corporation A–7January 2005 Stratix GX Transceiver User GuideD12.3 6C 011 01100 001101 1100 001101 0011D13.3 6D 011 01101 101100 1100 10110

Seite 215 - Altera Corporation 8–11

A–8 Altera CorporationStratix GX Transceiver User Guide January 20058B/10B CodeD13.4 8D 100 01101 101100 1101 101100 0010D14.4 8E 100 01110 011100

Seite 216 - 8–12 Altera Corporation

Altera Corporation A–9January 2005 Stratix GX Transceiver User GuideD14.5 AE 101 01110 011100 1010 011100 1010D15.5 AF 101 01111 010111 1010 10100

Seite 217 - Altera Corporation 8–13

A–10 Altera CorporationStratix GX Transceiver User Guide January 20058B/10B CodeD15.6 CF 110 01111 010111 0110 101000 0110D16.6 D0 110 10000 011011

Seite 218 - 8–14 Altera Corporation

Altera Corporation A–11January 2005 Stratix GX Transceiver User GuideD16.7 F0 111 10000 011011 0001 100100 1110D17.7 F1 111 10001 100011 0111 1000

Seite 219 - Altera Corporation 8–15

A–12 Altera CorporationStratix GX Transceiver User Guide January 20058B/10B Code

Seite 220 - 8–16 Altera Corporation

Altera Corporation B–1January 2005 Appendix B. Ports &ParametersInput PortsTable B–1 lists the input ports of the Stratix®GX device.Table

Seite 221 - Altera Corporation 8–17

B–2 Altera CorporationStratix GX Transceiver User Guide January 2005Input Portsrx_enacdet[]No Enables alignment to the programmed pattern.Input por

Seite 222 - 8–18 Altera Corporation

Altera Corporation B–3January 2005 Stratix GX Transceiver User Guiderx_locktodata[]No Control signal for transceiver block receiver PLL to lock th

Seite 223 - Altera Corporation 8–19

Altera Corporation iii ContentsAbout This User Guide ... viiHow to Contac

Seite 224 - 8–20 Altera Corporation

2–12 Altera CorporationStratix GX Transceiver User Guide January 2005Receiver AnalogThis variation in frequency response yields data-dependant jitt

Seite 225 - Altera Corporation 8–21

B–4 Altera CorporationStratix GX Transceiver User Guide January 2005Input Portstx_vodctrl[]No 3-bit control signal that dynamically specifies the V

Seite 226 - 8–22 Altera Corporation

Altera Corporation B–5January 2005 Stratix GX Transceiver User GuideOutput PortsTable B–2 lists the output ports of the Stratix GX device.Table B–

Seite 227 - Power Down

B–6 Altera CorporationStratix GX Transceiver User Guide January 2005Output Portsrx_clkout[]No Output clock from the transceiver block receiver chan

Seite 228 - 9–2 Altera Corporation

Altera Corporation B–7January 2005 Stratix GX Transceiver User Guiderx_freqlocked[]No Indicates whether transceiver block receiver channel is lock

Seite 229

B–8 Altera CorporationStratix GX Transceiver User Guide January 2005Output Portsrx_errdetect[]No Indicates whether the 8B/10B decoder detects an er

Seite 230 - Recommended Resets

Altera Corporation B–9January 2005 Stratix GX Transceiver User GuideParameter DescriptionsTable B–3 describes the Stratix GX device parameters.Tab

Seite 231 - Altera Corporation 9–5

B–10 Altera CorporationStratix GX Transceiver User Guide January 2005Parameter DescriptionsPLL_INCLOCK_PERIODInteger Yes Specifies, in picoseconds

Seite 232 - 9–6 Altera Corporation

Altera Corporation B–11January 2005 Stratix GX Transceiver User GuideRUN_LENGTHInteger No Specifies the maximum run length supported for the incom

Seite 233

B–12 Altera CorporationStratix GX Transceiver User Guide January 2005Parameter DescriptionsSELF_TEST_MODEInteger NoIndicates which self test mode t

Seite 234 - 9–8 Altera Corporation

Altera Corporation B–13January 2005 Stratix GX Transceiver User GuideVOD_CTRL_SETTINGInteger No Specifies, in mV, the value of the VOD control sig

Seite 235 - Altera Corporation 9–9

Altera Corporation 2–13January 2005 Stratix GX Transceiver User GuideStratix GX Analog DescriptionThe receiver PLL contains an optional loss-of-lo

Seite 236 - 9–10 Altera Corporation

B–14 Altera CorporationStratix GX Transceiver User Guide January 2005Parameter DescriptionsCONSIDER_INSTANTIATE_TRANSMITTER_PLLString No Specifies

Seite 237 - Altera Corporation 9–11

Altera Corporation C–1January 2005 Appendix C. REFCLKB PinConstraintsKnown IssuesThis document discusses issues you might encounter in certain

Seite 238

C–2 Altera CorporationStratix GX Transceiver User Guide January 2005Known IssuesIf the design is using the transmitter PLL output to drive any cloc

Seite 239 - Altera Corporation 9–13

Altera Corporation C–3January 2005 Stratix GX Transceiver User GuideQuartus II Software MessagesThe following sections provide details on the feed

Seite 240 - 9–14 Altera Corporation

C–4 Altera CorporationStratix GX Transceiver User Guide January 2005Known IssuesQuartus II Software Versions 4.0 SP1 & 4.1 For configurations 1

Seite 241 - Altera Corporation 9–15

Altera Corporation C–5January 2005 Stratix GX Transceiver User Guide Error: XGMII GXB_RX:GXB_RX_a|CUSTOM_RX:CUSTOM_RX_inst|altgxb:altgxb_componen

Seite 242 - 9–16 Altera Corporation

C–6 Altera CorporationStratix GX Transceiver User Guide January 2005Known IssuesThe equivalent INI setting isasm_skip_gxb_clock_fanout_restriction

Seite 243 - Altera Corporation 9–17

Altera Corporation C–7January 2005 Stratix GX Transceiver User Guide You can use the REFCLKB pin on an unused transceiver block to bring in the c

Seite 244 - 9–18 Altera Corporation

C–8 Altera CorporationStratix GX Transceiver User Guide January 2005Known Issues

Seite 245 - Altera Corporation 9–19

2–14 Altera CorporationStratix GX Transceiver User Guide January 2005Receiver Analogwhere the reference clock signal is divided by 2, yielding a 31

Seite 246 - 9–20 Altera Corporation

Altera Corporation 2–15January 2005 Stratix GX Transceiver User GuideStratix GX Analog DescriptionTable 2–5 lists the possible multiplication valu

Seite 247 - Altera Corporation 9–21

2–16 Altera CorporationStratix GX Transceiver User Guide January 2005Receiver AnalogValid receiver bandwidth settings are low, medium, and high. Th

Seite 248 - Altera Corporation

Altera Corporation 2–17January 2005 Stratix GX Transceiver User GuideStratix GX Analog DescriptionDuring the lock-to-reference mode, the frequency

Seite 249 - Altera Corporation 9–23

2–18 Altera CorporationStratix GX Transceiver User Guide January 2005Receiver Analogor not the CRU is ready. When both signals are asserted, the rx

Seite 250 - 9–24 Altera Corporation

Altera Corporation 2–19January 2005 Stratix GX Transceiver User GuideStratix GX Analog DescriptionIf the data width is 8 or 16, set the legal run

Seite 251 - Altera Corporation 9–25

2–20 Altera CorporationStratix GX Transceiver User Guide January 2005MegaWizard Analog FeaturesFigure 2–12. Deserializer Bit OrderMegaWizard Analog

Seite 252 - 9–26 Altera Corporation

Altera Corporation 2–21January 2005 Stratix GX Transceiver User GuideStratix GX Analog DescriptionFigure 2–13. MegaWizard Plug-In Manager - ALTGXB

Seite 253

iv Altera Corporation Contents Stratix GX Transceiver User GuideByte Serializer ...

Seite 254 - 9–28 Altera Corporation

2–22 Altera CorporationStratix GX Transceiver User Guide January 2005MegaWizard Analog FeaturesFigure 2–14. MegaWizard Plug-In Manager - ALTGXB (Pa

Seite 255 - Altera Corporation 9–29

Altera Corporation 2–23January 2005 Stratix GX Transceiver User GuideStratix GX Analog DescriptionFigure 2–15. MegaWizard Plug-In Manager - ALTGXB

Seite 256 - 9–30 Altera Corporation

2–24 Altera CorporationStratix GX Transceiver User Guide January 2005MegaWizard Analog FeaturesFigure 2–16. MegaWizard Plug-In Manager - ALTGXB (Pa

Seite 257 - Altera Corporation 9–31

Altera Corporation 2–25January 2005 Stratix GX Transceiver User GuideStratix GX Analog DescriptionFigure 2–17. MegaWizard Plug-In Manager - ALTGXB

Seite 258 - Receiver Reset

2–26 Altera CorporationStratix GX Transceiver User Guide January 2005MegaWizard Analog FeaturesFigure 2–18. MegaWizard Plug-In Manager - ALTGXB (Pa

Seite 259 - Altera Corporation 9–33

Altera Corporation 2–27January 2005 Stratix GX Transceiver User GuideStratix GX Analog DescriptionFigure 2–19. MegaWizard Plug-In Manager - ALTGXB

Seite 260

2–28 Altera CorporationStratix GX Transceiver User Guide January 2005MegaWizard Analog Features

Seite 261 - Altera Corporation 9–35

Altera Corporation 3–1January 2005 3. Basic ModeIntroductionThe basic mode of the Stratix®GX device includes the following features: Serial da

Seite 262 - 9–36 Altera Corporation

3–2 Altera CorporationStratix GX Transceiver User Guide January 2005Basic Mode Receiver ArchitectureFigure 3–1. Block Diagram of a Duplex Channel C

Seite 263 - Altera Corporation 9–37

Altera Corporation 3–3January 2005 Stratix GX Transceiver User GuideBasic Modeword alignment circuit that is used in conjunction with the pattern

Seite 264 - 9–38 Altera Corporation

Altera Corporation v Contents ContentsChapter 6. GigE ModeIntroduction ...

Seite 265

3–4 Altera CorporationStratix GX Transceiver User Guide January 2005Basic Mode Receiver ArchitectureA 10-bit pattern, 7-bit pattern, or 16-bit patt

Seite 266 - 9–40 Altera Corporation

Altera Corporation 3–5January 2005 Stratix GX Transceiver User GuideBasic ModeManual Alignment ModesThe Stratix GX device supports manual alignmen

Seite 267 - Altera Corporation 9–41

3–6 Altera CorporationStratix GX Transceiver User Guide January 2005Basic Mode Receiver ArchitectureFigure 3–5 shows an example of how the word ali

Seite 268 - 9–42 Altera Corporation

Altera Corporation 3–7January 2005 Stratix GX Transceiver User GuideBasic ModeThe byte boundary is locked after the first comma is detected and al

Seite 269 - Altera Corporation 9–43

3–8 Altera CorporationStratix GX Transceiver User Guide January 2005Basic Mode Receiver Architecturedeasserted and the A1 pattern is present on the

Seite 270 - 9–44 Altera Corporation

Altera Corporation 3–9January 2005 Stratix GX Transceiver User GuideBasic ModeFigure 3–7. Example of How the Word Aligner Symbols Interact in Manu

Seite 271

3–10 Altera CorporationStratix GX Transceiver User Guide January 2005Basic Mode Receiver ArchitectureFigure 3–8. 10-Bit to 8-Bit ConversionResetThe

Seite 272 - 9–46 Altera Corporation

Altera Corporation 3–11January 2005 Stratix GX Transceiver User GuideBasic ModeDisparity Error DetectorThe 8B/10B decoder can detect disparity err

Seite 273 - Altera Corporation 9–47

3–12 Altera CorporationStratix GX Transceiver User Guide January 2005Basic Mode Receiver ArchitectureFigure 3–9. Disparity ErrorControl DetectThe 8

Seite 274 - 9–48 Altera Corporation

Altera Corporation 3–13January 2005 Stratix GX Transceiver User GuideBasic ModeByte DeserializerThe byte deserializer module further reduces the s

Seite 275

vi Altera Corporation Contents Stratix GX Transceiver User GuideChapter 9. Reset Control &Power DownIntroduction ...

Seite 276 - 9–50 Altera Corporation

3–14 Altera CorporationStratix GX Transceiver User Guide January 2005Basic Mode Receiver ArchitectureFigure 3–11. Receiver Byte Deserialzer in 10/2

Seite 277 - Altera Corporation 9–51

Altera Corporation 3–15January 2005 Stratix GX Transceiver User GuideBasic ModeFigure 3–13. Receiver Byte Deserialzer Data Recovery in Logic Array

Seite 278 - Transmitter Reset

3–16 Altera CorporationStratix GX Transceiver User Guide January 2005Basic Mode Transmitter ArchitectureIn basic mode, if the RX_CLKOUT port is not

Seite 279 - Altera Corporation 9–53

Altera Corporation 3–17January 2005 Stratix GX Transceiver User GuideBasic ModeIf the TX_CORECLK is not selected as an optional input transmitter

Seite 280 - Stable TXPLL Clock

3–18 Altera CorporationStratix GX Transceiver User Guide January 2005Basic Mode Transmitter ArchitectureFor additional information regarding the 8B

Seite 281 - Altera Corporation 9–55

Altera Corporation 3–19January 2005 Stratix GX Transceiver User GuideBasic ModeFigure 3–17 shows the reset behavior of the 8B/10B encoder. When in

Seite 282 - 9–56 Altera Corporation

3–20 Altera CorporationStratix GX Transceiver User Guide January 2005Basic Mode ClockingAn example would be the invalid code encoding of a K24.1 (d

Seite 283

Altera Corporation 3–21January 2005 Stratix GX Transceiver User GuideBasic ModeOn the transmitter channel the output of the transmitter PLL, corec

Seite 284

3–22 Altera CorporationStratix GX Transceiver User Guide January 2005Basic Mode ClockingThis configuration has an independent rx_cruclk that feeds

Seite 285 - 8B/10B Code

Altera Corporation 3–23January 2005 Stratix GX Transceiver User GuideBasic ModeFigure 3–21. altgxb in Basic Mode With rx_coreclk & tx_coreclk

Seite 286 - A–2 Altera Corporation

Altera Corporation viiPreliminaryAbout This User GuideHow to Contact AlteraFor the most up-to-date information about Altera® products, go to the Al

Seite 287 - Supported Codes

3–24 Altera CorporationStratix GX Transceiver User Guide January 2005Basic Mode ClockingBasic Mode Inter-Transceiver Block ClockingThis section des

Seite 288

Altera Corporation 3–25January 2005 Stratix GX Transceiver User GuideBasic ModeFigure 3–22. Example of a Multi-Transceiver Block Device to Transmi

Seite 289

3–26 Altera CorporationStratix GX Transceiver User Guide January 2005Basic Mode ClockingAnother inter-transceiver block consideration is the select

Seite 290

Altera Corporation 3–27January 2005 Stratix GX Transceiver User GuideBasic ModeFigure 3–23. Inter-Transceiver Line Connections for EP1SGX25 Device

Seite 291

3–28 Altera CorporationStratix GX Transceiver User Guide January 2005Basic Mode ClockingFigure 3–24 shows the transceiver routing with respect to i

Seite 292

Altera Corporation 3–29January 2005 Stratix GX Transceiver User GuideBasic ModeBasic Mode MegaWizard Plug-InAltera recommends that the Stratix GX

Seite 293

3–30 Altera CorporationStratix GX Transceiver User Guide January 2005Basic Mode MegaWizard Plug-InFigure 3–25. MegaWizard Plug-In Manager - ALTGXB

Seite 294

Altera Corporation 3–31January 2005 Stratix GX Transceiver User GuideBasic ModeFigure 3–26. MegaWizard Plug-In Manager - ALTGXB (Page 4 of 9) - Ge

Seite 295

3–32 Altera CorporationStratix GX Transceiver User Guide January 2005Basic Mode MegaWizard Plug-InFigure 3–27. MegaWizard Plug-In Manager - ALTGXB

Seite 296 - A–12 Altera Corporation

Altera Corporation 3–33January 2005 Stratix GX Transceiver User GuideBasic ModeFigure 3–28. MegaWizard Plug-In Manager - ALTGXB (Page 6 of 9) - Re

Seite 297 - Parameters

viii Altera CorporationPreliminaryTypographic Conventions Stratix GX Transceiver User GuideTypographic ConventionsThis document uses the typographic

Seite 298

3–34 Altera CorporationStratix GX Transceiver User Guide January 2005Basic Mode MegaWizard Plug-InFigure 3–29. MegaWizard Plug-In Manager - ALTGXB

Seite 299

Altera Corporation 3–35January 2005 Stratix GX Transceiver User GuideBasic ModeFigure 3–30. MegaWizard Plug-In Manager - ALTGXB (Page 8 of 9) - Tr

Seite 300

3–36 Altera CorporationStratix GX Transceiver User Guide January 2005Basic Mode MegaWizard Plug-InFigure 3–31. MegaWizard Plug-In Manager - ALTGXB

Seite 301 - Output Ports

Altera Corporation 4–1January 2005 4. SONET ModeIntroductionOne of the most common serial backplanes in the communications or telecom area is t

Seite 302

4–2 Altera CorporationStratix GX Transceiver User Guide January 2005SONET Mode Receiver ArchitectureFigure 4–1. Block Diagram of Transceiver Channe

Seite 303

Altera Corporation 4–3January 2005 Stratix GX Transceiver User GuideSONET Modeembedded word alignment circuit to use in conjunction with the patte

Seite 304

4–4 Altera CorporationStratix GX Transceiver User Guide January 2005SONET Mode Receiver ArchitectureManual SONET Alignment Mode (2 Consecutive 8-bi

Seite 305 - Descriptions

Altera Corporation 4–5January 2005 Stratix GX Transceiver User GuideSONET ModeIn SONET mode, the byte boundary is locked after the first comma is

Seite 306

4–6 Altera CorporationStratix GX Transceiver User Guide January 2005SONET Mode Receiver ArchitectureFigure 4–4. Word Aligner Symbols Interacting in

Seite 307

Altera Corporation 4–7January 2005 Stratix GX Transceiver User GuideSONET Modecomma, the rx_patterndetect[] signal is asserted for one clock cycle

Seite 308

Altera Corporation 1–1January 2005 1. IntroductionIntroductionStratix®GX devices combine highly advanced 3.1875-gigabit-per-second (Gbps) four-

Seite 309 - port must be used

4–8 Altera CorporationStratix GX Transceiver User Guide January 2005SONET Mode Receiver ArchitectureByte DeserializerThe byte deserializer module f

Seite 310

Altera Corporation 4–9January 2005 Stratix GX Transceiver User GuideSONET ModeFigure 4–7 demonstrates the alternate case of the finishing alignmen

Seite 311 - Constraints

4–10 Altera CorporationStratix GX Transceiver User Guide January 2005SONET Mode Receiver ArchitectureFigure 4–8. Receiver Byte Deserializer Data Re

Seite 312 - Known Issues

Altera Corporation 4–11January 2005 Stratix GX Transceiver User GuideSONET Modefor the read clock. Refer to “SONET Mode Channel Clocking” on page

Seite 313 - Quartus II Software Messages

4–12 Altera CorporationStratix GX Transceiver User Guide January 2005SONET Mode ClockingThe Transmitter Phase Compensation FIFO module is always us

Seite 314

Altera Corporation 4–13January 2005 Stratix GX Transceiver User GuideSONET ModeFigure 4–11. Default Configuration of altgxb in SONET ModeIn Figure

Seite 315 - Recommendations

4–14 Altera CorporationStratix GX Transceiver User Guide January 2005SONET Mode Clockingfrequency detector of the receiver PLL. For more informatio

Seite 316 - C–6 Altera Corporation

Altera Corporation 4–15January 2005 Stratix GX Transceiver User GuideSONET ModeThe coreclk_out is the output from the transmitter PLL. A coreclk_o

Seite 317 - Altera Corporation C–7

4–16 Altera CorporationStratix GX Transceiver User Guide January 2005SONET Mode ClockingFigure 4–13. altgxb in SONET Mode With rx_coreclk & tx_

Seite 318 - C–8 Altera Corporation

Altera Corporation 4–17January 2005 Stratix GX Transceiver User GuideSONET ModeSONET Mode Inter-Transceiver Block ClockingThis section provides gu

Kommentare zu diesen Handbüchern

Keine Kommentare