Altera DE2-70 Spezifikationen Seite 1

Stöbern Sie online oder laden Sie Spezifikationen nach Vernetzung Altera DE2-70 herunter. Altera DE2-70 Specifications Benutzerhandbuch

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 35
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 0
1
Implementation of Web-Server Using Altera DE2-70
FPGA Development Kit
A THESIS SUBMITTED IN PARTIAL FULFILLMENT OF THE
REQUIREMENT OF FOR THE DEGREE IN
Bachelor of Technology
In
Electronics and Communication Engineering
By
Sahil Sharma
Roll no. 10609026
Anupam pal
Roll No. 10609027
Department of Electronics and Communication Engineering
National Institute of Technology
Rourkela
2010
Seitenansicht 0
1 2 3 4 5 6 ... 34 35

Inhaltsverzeichnis

Seite 1 - FPGA Development Kit

1 Implementation of Web-Server Using Altera DE2-70 FPGA Development Kit A THESIS SUBMITTED IN PARTIAL FULFILLMENT OF THE REQUIREMENT OF FOR THE

Seite 2

10 We have used VHDL to enter the design in Quartus II. The entered circuit is compiled to generate the SRAM object file(.sof) needed to configu

Seite 3 - ACKNOWLEDGEMENT

11 SOPC Builder Altera’s Nios II is a soft processor is defined in a hardware description language. It can be implemented in Altera’s FPGA

Seite 4

12 • Examine a graphical view of an instruction trace that records the set of recently executed instructions. • Perform terminal input

Seite 5 - ABSTRACT

13 LITERATURE REVIEW CHAPTER 2

Seite 6 - INTRODUCTION

14 Literature Review: FPGA development kits are generally used for basic logic implementations. Previously for web servers, computers were used that

Seite 7 - Introduction:

15 METHODOLOGY AND PROBLEM FORMULATION CHAPTER 3

Seite 8 - Quartus II

16 3.1 Nios II System: A Nios II system can be implemented on the DE2 board as shown in Fig 2

Seite 9

17 The Nios II processor and the interfaces needed to connect to other chips on the DE2 board are implemented in the Cyclone II FPGA chip. These co

Seite 10

18 3.2 Design Flow: SOPC builder tool of the Quartus II software is used for implementing the Nios II System. The different specifications for defi

Seite 11 - Altera Debug Client

19 Parallel Input Output(I): Width: 8 bits Direction: input ports only Parallel Input Output(II): Width: 8 bits Direction: output ports only JTAG UA

Seite 12

2 NATIONAL INSTITUTE OF TECHNOLOGY ROURKELA CERTIFICATE This is to certify that the thesis entitled, “Implementation of Web-Server Using Al

Seite 13 - LITERATURE REVIEW

20  Having specified all components needed to implement the desired system, it can now be generated. Select the System Generation tab.Turn off Si

Seite 14 - Literature Review:

21 3.3 Integration of the Nios II System into a Quartus II Project To complete the hardware design, we have to perform the following: • Instantiate

Seite 15

22 The VHDL code produced by the SOPC is quite large. The portion of code that defines port signals for entity nios_system is shown as: entity nios

Seite 16 - 3.1 Nios II System:

23 3.3.2 A top-level VHDL entity that instantiates the Nios II system(for light control circuit): −− Implements a simple Nios II system for the DE2

Seite 17

24 END lights; ARCHITECTURE Structure OF lights IS COMPONENT nios_system PORT ( clk : IN STD_LOGIC; reset_n : IN STD_LOGIC; out_port_from_the_LEDs :

Seite 18 - 3.2 Design Flow:

25 3.3.3 Compiling the generated code along with top level VHDL entity: Add this file and all the *.vhd files produced by the SOPC Builder

Seite 19

26 4. The configuration file lights.sof should be listed in the window. If the file is not already listed, then add this file. 5. Click the box under Pr

Seite 20

27 3.5 Running the Application Program: Having configured the required hardware in the FPGA device, it is now necessary to create and execute an appli

Seite 21 - board

28 The program loads the addresses of the Data registers in the two PIOs into processor registers r2 and r3. It then has an infinite loop that merely

Seite 22

29 This software needs to know the characteristics of the designed Nios II system, which are given in the ptf file nios_system.ptf. Click the Nios

Seite 23

3 ACKNOWLEDGEMENT I avail this opportunity to

Seite 24

30 3.6.1 Compiling and loading the program: After successfully creating a project, the program can be compiled and downloaded onto the DE2 board. The

Seite 25

31 RESULT and DISCUSSIONS CHAPTER 4

Seite 26

32 Result and Discussions: The Nios II system was programmed and configured in the board successfully. This system can now be developed for any des

Seite 27

33 References

Seite 28 - 3.6 Altera debug client:

34 References: [1] www.altera.com › Products › Literature. [2]www.smdp.iitkgp.ernet.in/PDF%5CVLSI_DSP%5CEmbedded_System_Design.pdf. [3] http://www.ni

Seite 30 - 3.6.2 Running the program:

4 Contents SI. No. Topic Page No. 1. Chapter 1: Introduction 5-12 2. Chapter 2: Literature review 13-14 3. Chapter 3: Methodology a

Seite 31 - RESULT and DISCUSSIONS

5 ABSTRACT A web server is a computer program that delivers (serves) content, such as web pages, to the Clients. A field-programmable gate array (F

Seite 33 - References

7 Introduction: FPGA & Altera’s DE270 FPGA Development Board A field-programmable gate array (FPGA) is an integrated circuit designed to

Seite 34

8 Quartus II Quartus II is a CAD system used to implement circuits in an Altera FPGA device. The Quartus II system includes full support for all of

Seite 35

9 The CAD flow involves the following steps: Design Entry – the desired circuit is specified either by means of a schematic diagram, or by using a har

Kommentare zu diesen Handbüchern

Keine Kommentare